F-Tile DisplayPort FPGA IP Tsim Example
Cov neeg siv phau ntawv qhia
F-Tile DisplayPort FPGA IP Tsim Example
Hloov tshiab rau Intel® Quartus® Prime Design Suite: 22.2 IP Version: 21.0.1
DisplayPort Intel FPGA IP Tsim Example Quick Start Guide
Cov khoom siv DisplayPort Intel® F-tile muaj qhov simulating testbench thiab kho vajtse tsim uas txhawb kev muab tso ua ke thiab kho vajtse kuaj FPGA IP tsim examples rau Intel Agilex™
Lub DisplayPort Intel FPGA IP muaj cov qauv hauv qab no examples:
- DisplayPort SST parallel loopback tsis muaj Pixel Clock Recovery (PCR) module
- DisplayPort SST parallel loopback nrog AXIS Video Interface
Thaum koj tsim ib tug tsim example, parameter editor cia li tsim cov files yuav tsum simulate, compile, thiab sim tus tsim nyob rau hauv hardware.
Daim duab 1. Kev Txhim Kho StagesCov ntaub ntawv ntsig txog
- DisplayPort Intel FPGA IP Tus Neeg Siv Qhia
- Hloov mus rau Intel Quartus Prime Pro Edition
Intel Corporation. Txhua txoj cai. Intel, Intel logo, thiab lwm yam Intel cov cim yog cov cim lag luam ntawm Intel Corporation lossis nws cov koom haum. Intel lav kev ua tau zoo ntawm nws cov FPGA thiab cov khoom lag luam semiconductor rau cov kev qhia tshwj xeeb tam sim no raws li Intel tus qauv kev lees paub, tab sis muaj txoj cai los hloov cov khoom thiab cov kev pabcuam txhua lub sijhawm yam tsis muaj ntawv ceeb toom. Intel xav tias tsis muaj lub luag haujlwm lossis kev lav phib xaub uas tshwm sim los ntawm daim ntawv thov lossis siv cov ntaub ntawv, cov khoom lag luam, lossis cov kev pabcuam uas tau piav qhia hauv no tshwj tsis yog raws li tau pom zoo hauv kev sau ntawv los ntawm Intel. Intel cov neeg siv khoom tau qhia kom tau txais qhov tseeb version ntawm cov cuab yeej tshwj xeeb ua ntej tso siab rau cov ntaub ntawv tshaj tawm thiab ua ntej muab xaj rau cov khoom lossis cov kev pabcuam.
* Lwm lub npe thiab hom yuav raug lees paub raws li cov cuab yeej ntawm lwm tus.
Daim ntawv pov thawj ISO 9001: 2015
1.1. Directory Structure
Daim duab 2. Daim Ntawv Teev Npe
Table 1. Tsim Exampcov Components
Cov ntaub ntawv | Files |
rtl/cov | dp_core.ip ib |
dp_rx ua. ib ip | |
dp_tx os. ib ip | |
rtl/rx_phy | dp_gxb_rx/ ((DP PMA UX lub tsev thaiv) |
dp_rx_data_fifo . ib ip | |
rx_top_phy . sv | |
rtl/tx_phy | dp_gxb_rx/ ((DP PMA UX lub tsev thaiv) |
dp_tx_data_fifo.ip | |
dp_tx_data_fifo.ip |
1.2. Hardware thiab Software Requirements
Intel siv cov cuab yeej thiab software hauv qab no los kuaj tus qauv tsim example:
Kho vajtse
- Intel Agilex I-Series Development Kit
- DisplayPort Source GPU
- DisplayPort dab dej (Monitor)
- Bitec DisplayPort FMC tus ntxhais daim npav Hloov Kho 8C
- DisplayPort cables
Software
- Intel Quartus® Prime
- Synopsys* VCS Simulator
1.3. Tsim tus Tsim
Siv DisplayPort Intel FPGA IP parameter editor hauv Intel Quartus Prime software los tsim cov qauv tsim example.
Daim duab 3. Tsim cov qauv tsim
- Xaiv Cov Cuab Yeej ➤ IP Catalog, thiab xaiv Intel Agilex F-tile ua lub hom phiaj ntaus tsev neeg.
Nco tseg: Design example tsuas txhawb Intel Agilex F-tile li. - Hauv IP Catalog, nrhiav thiab nyem ob npaug rau DisplayPort Intel FPGA IP. Lub qhov rais tshiab IP Variation tshwm.
- Qhia meej lub npe saum toj kawg nkaus rau koj qhov kev hloov pauv IP. Tus parameter editor txuag tus IP variation nqis hauv a file npe .ip ib.
- Xaiv ib qho Intel Agilex F-tile ntaus ntawv nyob rau hauv lub ntaus ntawv teb, los yog khaws lub neej ntawd Intel Quartus Prime software xaiv ntaus ntawv.
- Nyem OK. Cov parameter editor tshwm.
- Configure cov yam tsis xav tau rau ob qho tib si TX thiab RX.
- Hauv qab Design Exampnyob rau hauv tab, xaiv DisplayPort SST Parallel Loopback Tsis muaj PCR.
- Xaiv Simulation los tsim cov testbench, thiab xaiv Synthesis los tsim kho vajtse tsim example. Koj yuav tsum xaiv yam tsawg kawg ib qho ntawm cov kev xaiv no los tsim cov qauv tsim example files. Yog tias koj xaiv ob qho tib si, lub sijhawm tiam yuav ntev dua.
- Rau Cov Khoom Siv Lub Hom Phiaj, xaiv Intel Agilex I-Series SOC Development Kit. Qhov no ua rau lub hom phiaj ntaus ntawv xaiv nyob rau hauv kauj ruam 4 hloov kom phim cov cuab yeej ntawm cov khoom siv txhim kho. Rau Intel Agilex I-Series SOC Txhim Kho Cov Khoom Siv, lub cuab yeej ua ntej yog AGIB027R31B1E2VR0.
- Nyem Tsim Example Design.
1.4. Simulating Tus Tsim
Lub DisplayPort Intel FPGA IP tsim example testbench simulates ib tug serial loopback tsim los ntawm ib tug TX piv txwv mus rau ib tug RX piv txwv. Ib qho kev yees duab sab hauv lub tshuab hluav taws xob module tsav lub DisplayPort TX piv txwv thiab RX piv txwv video tso tawm txuas mus rau CRC checkers hauv testbench.
Daim duab 4. Tsim Simulation Flow
- Mus rau Synopsys simulator folder thiab xaiv VCS.
- Khiav simulation tsab ntawv.
Qhov chaw vcs_sim.sh - Cov ntawv ua haujlwm Quartus TLG, suav nrog thiab khiav lub testbench hauv lub simulator.
- Txheeb xyuas qhov tshwm sim.
Qhov kev sim ua tiav xaus nrog qhov sib piv ntawm Qhov Chaw thiab Sink SRC.
1.5. Compiling thiab Kuaj Cov Qauv
Daim duab 5. Compiling thiab Simulating tus tsimTxhawm rau sau thiab khiav qhov kev sim ua qauv qhia ntawm lub hardware example design, ua raws li cov kauj ruam no:
- Xyuas kom hardware example tsim tiam ua tiav.
- Tua tawm Intel Quartus Prime Pro Edition software thiab qhib /quartus/agi_dp_demo.qpf.
- Nyem Ua Haujlwm ➤ Pib Sau.
- Tom qab kev ua tiav tiav, Intel Quartus Prime Pro Edition software tsim ib qho .sof file hauv koj daim ntawv teev npe.
- Txuas lub DisplayPort RX txuas ntawm Bitec tus ntxhais daim npav mus rau qhov chaw sab nraud DisplayPort, xws li daim npav duab ntawm lub PC.
- Txuas lub DisplayPort TX connector ntawm Bitec tus ntxhais daim npav mus rau DisplayPort dab ntxuav tes, xws li video analyzer lossis PC saib.
- Xyuas kom tag nrho cov keyboards ntawm lub rooj tsavxwm txhim kho nyob rau hauv qhov chaw ua haujlwm.
- Configure tus xaiv Intel Agilex F-Tile ntaus ntawv ntawm lub rooj tsavxwm kev loj hlob siv lub generated .sof file (Tools ➤ Programmer ).
- Lub DisplayPort dab ntxuav tes tso saib cov yees duab tsim los ntawm qhov video.
Cov ntaub ntawv ntsig txog
Intel Agilex I-Series FPGA Cov Khoom Siv Txhim Kho Cov Neeg Siv Khoom /
1.5.1. Regenerating ELF File
Los ntawm lub neej ntawd, ELF file yog generated thaum koj tsim dynamic tsim example.
Txawm li cas los xij, qee zaum, koj yuav tsum rov tsim kho ELF file yog tias koj hloov kho lub software file los yog rov tsim dua dp_core.qsys file. Regenerating lub dp_core.qsys file hloov tshiab .sopcinfo file, uas xav kom koj rov tsim dua ELF file.
- Mus rau / software thiab kho cov cai yog tias tsim nyog.
- Mus rau /script thiab ua cov ntawv sau hauv qab no: qhov chaw build_sw.sh
• Hauv Windows, tshawb thiab qhib Nios II Command Plhaub. Hauv Nios II Command Plhaub, mus rau /script thiab coj qhov chaw build_sw.sh.
Nco tseg: Txhawm rau tsim cov ntawv sau rau Windows 10, koj lub kaw lus xav tau Windows Subsystems rau Linux (WSL). Yog xav paub ntxiv txog WSL cov kauj ruam kev teeb tsa, xa mus rau Nios II Software Developer Handbook.
• Ntawm Linux, tso lub Platform Designer, thiab qhib Cov Cuab Yeej ➤ Nios II Command Plhaub. Hauv Nios II Command Plhaub, mus rau /script thiab coj qhov chaw build_sw.sh. - Nco ntsoov ib .elf file yog generated nyob rau hauv /software/dp_demo.
- Download tau lub generated .elf file mus rau hauv FPGA yam tsis muaj recompiling .sof file los ntawm kev khiav cov ntawv hauv qab no: nios2-download /software/dp_demo/*.elf
- Nias lub pob rov pib dua ntawm FPGA lub rooj tsavxwm rau cov software tshiab kom siv tau.
1.6. DisplayPort Intel FPGA IP Tsim Example Parameters
Table 2. DisplayPort Intel FPGA IP Tsim Example QSF txwv rau Intel Agilex Ftile Device
QSF Constraint |
Kev piav qhia |
set_global_assignment -name VERILOG_MACRO “__DISPLAYPORT_support__=1” |
Los ntawm Quartus 22.2 txuas ntxiv mus, qhov kev txwv QSF no yog xav tau los pab kom DisplayPort kev cai SRC (Soft Reset Controller) ntws |
Table 3. DisplayPort Intel FPGA IP Tsim Example Parameters rau Intel Agilex F-tile Device
Parameter | Tus nqi | Kev piav qhia |
Muaj Tsim Example | ||
Xaiv Tsim | • Tsis muaj •DisplayPort SST Parallel Loopback tsis muaj PCR •DisplayPort SST Parallel Loopback nrog AXIS Video Interface |
Xaiv tus tsim example yuav generated. •Tsis muaj: Tsis muaj tus tsim example yog muaj rau kev xaiv parameter tam sim no. •DisplayPort SST Parallel Loopback tsis muaj PCR: Qhov no tsim example ua kom pom qhov sib npaug ntawm qhov sib npaug ntawm DisplayPort dab dej rau DisplayPort qhov tsis muaj Pixel Clock Recovery (PCR) module thaum koj qhib rau Pab Pawg Video Input Image Port parameter. •DisplayPort SST Parallel Loopback nrog AXIS Video Interface: Qhov no tsim example ua kom pom qhov sib npaug ntawm qhov rov qab los ntawm DisplayPort dab dej rau DisplayPort qhov chaw nrog AXIS Video interface thaum Qhib Cov Ntaub Ntawv Cov Ntaub Ntawv Cov Ntaub Ntawv tau teeb tsa rau AXIS-VVP Tag Nrho. |
Tsim Example Files | ||
Kev simulation | Rau, Tawm | Qhib qhov kev xaiv no los tsim qhov tsim nyog files rau lub simulation testbench. |
Synthesis | Rau, Tawm | Qhib qhov kev xaiv no los tsim qhov tsim nyog files rau Intel Quartus Prime muab tso ua ke thiab kho vajtse tsim. |
Tsim HDL hom ntawv | ||
Tsim File Hom ntawv | Verilog, VHDL | Xaiv qhov koj nyiam HDL hom rau cov tsim tsim example fileteeb. Nco tseg: Qhov kev xaiv no tsuas yog txiav txim siab hom ntawv rau qhov tsim tawm sab saum toj IP files. Tag nrho lwm yam files (egample testbenches thiab sab saum toj theem files rau hardware demonstration) yog nyob rau hauv Verilog HDL hom. |
Target Development Kit | ||
Xaiv Board | • Tsis muaj cov khoom siv txhim kho •Intel Agilex I-Series Cov khoom siv txhim kho |
Xaiv lub rooj tsavxwm rau lub hom phiaj tsim example. |
Parameter | Tus nqi | Kev piav qhia |
•Tsis Muaj Cov Khoom Siv Txhim Kho: Qhov kev xaiv no tsis suav tag nrho cov khoom siv kho vajtse rau tus tsim example. P core teeb tsa txhua tus pin kev xa mus rau tus pins virtual. •Intel Agilex I-Series FPGA Development Kit: Qhov kev xaiv no cia li xaiv qhov project lub hom phiaj ntaus ntawv kom phim cov cuab yeej ntawm cov khoom siv txhim kho no. Koj tuaj yeem hloov lub hom phiaj ntaus ntawv siv qhov Hloov Lub Hom Phiaj Ntaus Parameter yog tias koj lub rooj tsav xwm kho dua tshiab muaj qhov sib txawv ntawm cov cuab yeej sib txawv. IP tub ntxhais teeb tsa tag nrho cov haujlwm pin raws li cov khoom siv txhim kho. Nco tseg: Preliminary Design Example tsis tau txheeb xyuas qhov ua tau zoo ntawm cov khoom siv hauv qhov kev tso tawm Quartus no. • Cov Khoom Siv Txhim Kho Kev Cai: Qhov kev xaiv no tso cai rau tus tsim example yuav tsum tau sim ntawm cov khoom siv txhim kho thib peb nrog Intel FPGA. Tej zaum koj yuav tau teeb tsa tus pin txoj haujlwm ntawm koj tus kheej. |
||
Lub Hom Phiaj | ||
Hloov Lub Hom Phiaj Ntaus | Rau, Tawm | Qhib qhov kev xaiv no thiab xaiv cov khoom siv uas nyiam tshaj plaws rau cov khoom siv txhim kho. |
Parallel Loopback Design Examples
Lub DisplayPort Intel FPGA IP tsim examples ua kom pom qhov sib npaug ntawm kev rov qab los ntawm DisplayPort RX piv txwv rau DisplayPort TX piv txwv yam tsis muaj Pixel Clock Recovery (PCR) module.
Table 4. DisplayPort Intel FPGA IP Tsim Example rau Intel Agilex F-tile Device
Tsim Example | Lub npe | Cov ntaub ntawv tus nqi | Channel hom | Loopback Hom |
DisplayPort SST parallel loopback tsis muaj PCR | DisplayPort SST | RBR, HRB, HRB2, HBR3 | Simplex | Parallel tsis muaj PCR |
DisplayPort SST parallel loopback nrog AXIS Video Interface | DisplayPort SST | RBR, HRB, HRB2, HBR3 | Simplex | Parallel nrog AXIS Video Interface |
2.1. Intel Agilex F-tile DisplayPort SST Parallel Loopback Tsim Nta
SST parallel loopback tsim examples ua qauv qhia kev sib kis ntawm ib qho video kwj ntawm DisplayPort dab dej rau DisplayPort qhov chaw.
Intel Corporation. Txhua txoj cai. Intel, Intel logo, thiab lwm yam Intel cov cim yog cov cim lag luam ntawm Intel Corporation lossis nws cov koom haum. Intel lav kev ua tau zoo ntawm nws cov FPGA thiab cov khoom lag luam semiconductor rau cov kev qhia tshwj xeeb tam sim no raws li Intel tus qauv kev lees paub, tab sis muaj txoj cai los hloov cov khoom thiab cov kev pabcuam txhua lub sijhawm yam tsis muaj ntawv ceeb toom. Intel xav tias tsis muaj lub luag haujlwm lossis kev lav phib xaub uas tshwm sim los ntawm daim ntawv thov lossis siv cov ntaub ntawv, cov khoom lag luam, lossis cov kev pabcuam uas tau piav qhia hauv no tshwj tsis yog raws li tau pom zoo hauv kev sau ntawv los ntawm Intel. Intel cov neeg siv khoom tau qhia kom tau txais qhov tseeb version ntawm cov cuab yeej tshwj xeeb ua ntej tso siab rau cov ntaub ntawv tshaj tawm thiab ua ntej muab xaj rau cov khoom lossis cov kev pabcuam. * Lwm lub npe thiab hom yuav raug lees paub raws li cov cuab yeej ntawm lwm tus.
Daim ntawv pov thawj ISO 9001: 2015
Daim duab 6. Intel Agilex F-tile DisplayPort SST Parallel Loopback tsis muaj PCR
- Hauv qhov hloov pauv no, DisplayPort qhov chaw tsis muaj, TX_SUPPORT_IM_ENABLE, tau qhib thiab siv cov duab yees duab interface.
- Lub DisplayPort dab dej tau txais cov yeeb yaj kiab thiab cov suab tawm los ntawm cov yeeb yaj kiab sab nraud xws li GPU thiab txiav txim siab nws mus rau qhov sib txuas video.
- Lub DisplayPort dab dej tso tawm video ncaj qha tsav lub DisplayPort qhov chaw video interface thiab encodes rau DisplayPort lub ntsiab txuas ua ntej xa mus rau tus saib.
- Lub IOPLL tsav ob qho tib si DisplayPort dab dej thiab qhov chaw video moos ntawm lub sijhawm ruaj khov.
- Yog tias DisplayPort dab dej thiab qhov chaw MAX_LINK_RATE parameter tau teeb tsa rau HBR3 thiab PIXELS_PER_CLOCK tau teeb tsa rau Quad, lub moos video khiav ntawm 300 MHz los txhawb 8Kp30 pixel tus nqi (1188/4 = 297 MHz).
Daim duab 7. Intel Agilex F-tile DisplayPort SST Parallel Loopback nrog AXIS Video Interface
- Hauv qhov hloov pauv no, DisplayPort qhov chaw thiab qhov dej dab dej, xaiv AXIS-VVP FULL hauv ENABLE ACTIVE VIDEO DATA PROTOCOLS kom pab Axis Video Data Interface.
- Lub DisplayPort dab dej tau txais cov yeeb yaj kiab thiab cov suab tawm los ntawm cov yeeb yaj kiab sab nraud xws li GPU thiab txiav txim siab nws mus rau qhov sib txuas video.
- Lub DisplayPort Sink hloov cov ntaub ntawv video kwj mus rau hauv axis video cov ntaub ntawv thiab tsav lub DisplayPort qhov chaw axis video cov ntaub ntawv cuam tshuam los ntawm VVP Video Frame Buffer. DisplayPort Source hloov cov ntaub ntawv axis video rau hauv DisplayPort qhov txuas tseem ceeb ua ntej xa mus rau tus saib.
- Hauv cov qauv tsim no, muaj peb lub moos video tseem ceeb, uas yog rx/tx_axi4s_clk, rx_vid_clk, thiab tx_vid_clk. axi4s_clk khiav ntawm 300 MHz rau ob qho tib si AXIS modules hauv Qhov Chaw thiab Sink. rx_vid_clk runsDP Sink Video pipeline ntawm 300 MHz (los txhawb kev daws teeb meem txog 8Kp30 4PIPs), thaum tx_vid_clk khiav DP Source Video pipeline ntawm qhov tseeb Pixel moos zaus (sib faib los ntawm PIPs).
- Qhov kev tsim qauv no nws pib teeb tsa lub tx_vid_clk zaus los ntawm I2C programming rau on-board SI5391B OSC thaum tus tsim pom qhov hloov pauv hauv kev daws teeb meem.
- Qhov kev tsim qauv no tsuas yog qhia txog tus lej ntawm cov kev daws teeb meem raws li tau hais ua ntej hauv DisplayPort software, uas yog:
- 720p60, RGB
- 1080p60, RGB
- 4K30, RGB
- 4K60, RGB
2.2. Clocking Scheme
Lub tswv yim clocking qhia txog lub moos domains hauv DisplayPort Intel FPGA IP tsim example.
Daim duab 8. Intel Agilex F-tile DisplayPort Transceiver clocking schemeTable 5. Clocking Scheme Signals
Lub moos hauv daim duab |
Kev piav qhia |
SysPLL refclk | F-tile System PLL siv moos uas tuaj yeem yog txhua lub moos zaus uas faib tau los ntawm System PLL rau qhov tso zis ntau zaus. Nyob rau hauv no tsim example, system_pll_clk_link thiab rx/tx refclk_link qhia tib yam 150 MHz SysPLL refclk. |
Lub moos hauv daim duab | Kev piav qhia |
Nws yuav tsum yog lub moos ua haujlwm pub dawb uas txuas nrog los ntawm lub siab transceiver siv moos tus pin mus rau lub moos input chaw nres nkoj ntawm Kev Siv thiab System PLL Clocks IP, ua ntej txuas cov khoom siv sib txuas rau DisplayPort Phy Top. Nco tseg: Rau qhov tsim no example, configure Clock Controller GUI Si5391A OUT6 rau 150 MHz. |
|
system pll clk link | Qhov tsawg kawg nkaus System PLL tso zis zaus los txhawb txhua qhov DisplayPort tus nqi yog 320 MHz. Qhov no tsim example siv 900 MHz (siab tshaj) tso zis zaus kom SysPLL refclk tuaj yeem koom nrog rx/tx refclk_link uas yog 150 MHz. |
rx_cdr_refclk_link / tx_pll_refclk_link | Rx CDR thiab Tx PLL Link refclk uas kho rau 150 MHz los txhawb tag nrho DisplayPort cov ntaub ntawv tus nqi. |
rx_ls_clkout / tx_ls_clkout | DisplayPort Txuas Ceev Clock rau moos DisplayPort IP core. Ntau zaus sib npaug rau Cov Ntaub Ntawv Rate faib los ntawm cov ntaub ntawv sib luag. Example: Zaus = data rate / data width = 8.1G (HBR3) / 40 ntsis = 202.5 MHz |
2.3. Simulation Testbench
Lub simulation testbench simulates DisplayPort TX serial loopback rau RX.
Daim duab 9. DisplayPort Intel FPGA IP Simplex Hom Simulation Testbench Block DiagramTable 6. Testbench Cheebtsam
Cheebtsam | Kev piav qhia |
Video Qauv Generator | Lub tshuab hluav taws xob no tsim cov xim bar qauv uas koj tuaj yeem teeb tsa. Koj muaj peev xwm parameterize lub video hom sij hawm. |
Testbench tswj | Qhov thaiv no tswj cov kev sim ua ntu zus ntawm qhov simulation thiab tsim cov cim tsim nyog rau TX core. Lub testbench tswj thaiv kuj tseem nyeem CRC tus nqi los ntawm ob qho tib si thiab dab dej los ua kev sib piv. |
RX Link Speed Clock Frequency Checker | Tus checker no txheeb xyuas yog tias RX transceiver rov qab tau lub moos zaus sib xws li cov ntaub ntawv xav tau. |
TX Link Speed Clock Frequency Checker | Tus neeg kuaj xyuas no txheeb xyuas yog tias TX transceiver rov qab tau lub moos zaus sib xws li cov ntaub ntawv xav tau. |
Lub simulation testbench ua cov ntawv pov thawj hauv qab no:
Table 7. Testbench Kev Tshawb Fawb
Kev ntsuas ntsuas |
Kev pov thawj |
• Txuas Kev Kawm ntawm Cov Ntaub Ntawv Tus Nqi HBR3 • Nyeem DPCD cov ntawv sau npe los xyuas seb DP Status teeb tsa thiab ntsuas qhov zaus ntawm TX thiab RX Link Ceev. |
Integrate Frequency Checker los ntsuas qhov Link Ceev moos zaus tso zis los ntawm TX thiab RX transceiver. |
• Khiav video qauv ntawm TX rau RX. • Tshawb xyuas CRC rau ob qho tib si qhov chaw thiab lub dab dej los xyuas seb lawv puas sib haum |
• Txuas lub tshuab hluav taws xob video qauv rau DisplayPort Source los tsim cov qauv video. • Testbench tswj tom ntej no nyeem tawm ob qho tib si Source thiab Sink CRC los ntawm DPTX thiab DPRX sau npe thiab sib piv kom ntseeg tau tias CRC qhov tseem ceeb zoo ib yam. Nco tseg: Txhawm rau kom CRC suav nrog, koj yuav tsum ua kom muaj kev txhawb nqa CTS qhov ntsuas automation parameter. |
Cov ntaub ntawv kho dua tshiab rau F-Tile DisplayPort Intel FPGA IP Tsim Example User Guide
Cov ntaub ntawv Version | Intel Quartus Prime Version | IP Version | Hloov |
2022.09.02 | 22. | 20.0.1 | • Hloov cov ntaub ntawv npe los ntawm DisplayPort Intel Agilex F-Tile FPGA IP Tsim Example User Guide to F-Tile DisplayPort Intel FPGA IP Tsim Example User Guide. •Enabled AXIS Video Design Example variant. • Tshem tawm tus nqi zoo li tus qauv tsim thiab hloov nws nrog Multi Rate Design Example. • Tshem tawm daim ntawv hauv DisplayPort Intel FPGA IP Tsim Example Quick Start Guide uas hais tias Intel Quartus Prime 21.4 software version tsuas yog txhawb nqa Preliminary Design Examples. • Hloov daim duab Daim Ntawv Qhia Cov Qauv nrog daim duab raug. • Ntxiv ib ntu Regenerating ELF File nyob rau hauv Compiling and Testing the Design. •Hloov kho cov Hardware thiab Software Requirements seem kom suav nrog cov khoom siv ntxiv kev xav tau. |
2021.12.13 | 21. | 20.0.0 | Kev tso tawm thawj zaug. |
Intel Corporation. Txhua txoj cai. Intel, Intel logo, thiab lwm yam Intel cov cim yog cov cim lag luam ntawm Intel Corporation lossis nws cov koom haum. Intel lav kev ua tau zoo ntawm nws cov FPGA thiab cov khoom lag luam semiconductor rau cov kev qhia tshwj xeeb tam sim no raws li Intel tus qauv kev lees paub, tab sis muaj txoj cai los hloov cov khoom thiab cov kev pabcuam txhua lub sijhawm yam tsis muaj ntawv ceeb toom. Intel xav tias tsis muaj lub luag haujlwm lossis kev lav phib xaub uas tshwm sim los ntawm daim ntawv thov lossis siv cov ntaub ntawv, cov khoom lag luam, lossis cov kev pabcuam uas tau piav qhia hauv no tshwj tsis yog raws li tau pom zoo hauv kev sau ntawv los ntawm Intel. Intel cov neeg siv khoom tau qhia kom tau txais qhov tseeb version ntawm cov cuab yeej tshwj xeeb ua ntej tso siab rau cov ntaub ntawv tshaj tawm thiab ua ntej muab xaj rau cov khoom lossis cov kev pabcuam.
* Lwm lub npe thiab hom yuav raug lees paub raws li cov cuab yeej ntawm lwm tus.
Daim ntawv pov thawj ISO 9001: 2015
Online Version
Xa lus tawm tswv yim
UA-20347
PIB: 709308
Version: 2022.09.02
Cov ntaub ntawv / Cov ntaub ntawv
![]() |
intel F-Tile DisplayPort FPGA IP Tsim Example [ua pdf] Cov neeg siv phau ntawv qhia F-Tile DisplayPort FPGA IP Tsim Example, F-Tile DisplayPort, DisplayPort, FPGA IP Design Example, IP Design Example, UG-20347, 709308 |