

## **VISHAY D Series Power MOSFET Owner's Manual**

Home » VISHAY » VISHAY D Series Power MOSFET Owner's Manual



#### Contents

- 1 VISHAY D Series Power **MOSFET**
- **2 Product Information**
- **3 Product Usage Instructions**
- **4 FEATURES** 
  - **4.1 PRODUCT SUMMARY**
  - **4.2 APPLICATIONS**
  - **4.3 ORDERING INFORMATION**
  - **4.4 SPECIFICATIONS**
  - 4.5 TYPICAL
  - **CHARACTERISTICS**
  - 4.6 Disclaimer
- 5 Documents / Resources
  - **5.1 References**
- **6 Related Posts**



**VISHAY D Series Power MOSFET** 



#### **Product Information**

| Product Name               | SiHF18N50D            |
|----------------------------|-----------------------|
| Brand                      | Vishay Siliconix      |
| Product Type               | D Series Power MOSFET |
| Package Type               | D TO-220 FULLPAK      |
| Channel Type               | N-Channel MOSFET      |
| Drain-Source Voltage (VDS) | 550 VGS = 10 V        |

#### **Product Usage Instructions**

- 1. Make sure to handle the SiHF18N50D MOSFET with care.
- 2. Ensure that the MOSFET is properly connected in the circuit according to the provided pin configuration.
- 3. Provide a suitable gate drive circuitry to control the MOSFET's switching behavior.
- Ensure that the drain-source voltage (VDS) does not exceed the specified maximum voltage of 550 VGS = 10
   V.
- 5. Observe the specified maximum drain current (ID) and pulsed drain current (IDM) to prevent damage to the MOSFET.
- 6. Take into account the specified maximum power dissipation (PD) to avoid overheating of the MOSFET.
- 7. Operate the MOSFET within the specified temperature range of -55°C to +150°C.
- Follow the recommended soldering recommendations, including peak temperature and mounting torque, for proper installation. Refer to the provided thermal resistance ratings (RthJA, RthJC) for understanding the heat dissipation characteristics of the MOSFET.
- Refer to the datasheet for detailed electrical characteristics and performance specifications of the SiHF18N50D MOSFET.
- 10. For any technical questions or assistance, contact hvm@vishay.com.

#### **FEATURES**

- · Optimal design
  - Low area specific on-resistance
  - Low input capacitance (Ciss)
  - Reduced capacitive switching losses
  - High body diode ruggedness
  - Avalanche energy rated (UIS)
- · Optimal efficiency and operation
  - Low cost
  - Simple gate drive circuitry
  - Low figure-of-merit (FOM): Ron x Qg
  - Fast switching
- Material categorization: for definitions of compliance please see www.vishay.com/doc?99912

#### Note

- This datasheet provides information about parts that are
- RoHS-compliant and / or parts that are non RoHS-compliant. For example, parts with lead (Pb) terminations are not RoHS-compliant.
- Please see the information / tables in this datasheet for details

#### **TO-220 FULLPAK**





# N-Channel MOSFET

## **PRODUCT SUMMARY**

| V <sub>DS</sub> (V) at T <sub>J</sub> max. | 550                         |  |  |
|--------------------------------------------|-----------------------------|--|--|
| R <sub>DS(on)</sub> max. (W) at 25 °C      | V <sub>GS</sub> = 10 V 0.28 |  |  |
| Q <sub>g</sub> max. (nC)                   | 76                          |  |  |
| Q <sub>gs</sub> (nC)                       | 11                          |  |  |
| Q <sub>gd</sub> (nC)                       | 17                          |  |  |
| Configuration                              | Single                      |  |  |

## **APPLICATIONS**

- Consumer electronics
  - Displays (LCD or Plasma TV)
- Server and telecom power supplies
  - SMPS
- Industrial
  - Welding
  - Induction heating
  - Motor drives
- · Battery chargers

## **ORDERING INFORMATION**

| Package        | TO-220 FULLPAK |
|----------------|----------------|
| Lead (Pb)-free | SiHF18N50D-E3  |

| ABSOLUTE MAXIMUM RATINGS (T <sub>C</sub> = 25 °C, unless otherwise noted) |                      |                         |                  |             |       |  |  |
|---------------------------------------------------------------------------|----------------------|-------------------------|------------------|-------------|-------|--|--|
| PARAMETER                                                                 |                      |                         | SYMBOL           | LIMIT       | UNIT  |  |  |
| Drain-source voltage                                                      |                      |                         | VDS              | 500         |       |  |  |
| Gate-source voltage                                                       |                      |                         | VGS              | ± 30        | V     |  |  |
| Gate-source voltage AC (f > 1 Hz)                                         |                      |                         | VGS              | 30          |       |  |  |
| Continuous drain current (T <sub>J</sub> = 150 °C) e                      | V <sub>GS</sub> at 1 | T <sub>C</sub> = 25 °   | - I <sub>D</sub> | 18          |       |  |  |
| Continuous drain current (1 J = 150 °C) e                                 | 0 V                  | T <sub>C</sub> = 100 °C |                  | 11          | A     |  |  |
| Pulsed drain current a                                                    |                      |                         | IDM              | 53          |       |  |  |
| Linear derating factor                                                    |                      |                         |                  | 0.3         | W/°C  |  |  |
| Single pulse avalanche energy b                                           |                      |                         | EAS              | 115         | mJ    |  |  |
| Maximum power dissipation                                                 |                      |                         | P <sub>D</sub>   | 39          | W     |  |  |
| Operating junction and storage temperatu                                  | re range             |                         | TJ, Tstg         | -55 to +150 | °C    |  |  |
| Drain-source voltage slope                                                |                      |                         | dV/dt            | 24          | V/ns  |  |  |
| Reverse diode dV/dt d                                                     |                      |                         | αν/αι            | 0.4         | V/IIS |  |  |
| Soldering recommendations (peak temp erature) c                           | For 10 s             |                         |                  | 300         | °C    |  |  |
| Mounting torque M3 screw                                                  |                      |                         |                  | 0.6         | Nm    |  |  |

## THERMAL RESISTANCE RATINGS

| PARAMETER                        | SYMBOL | TYP. | MAX. | UNIT  |
|----------------------------------|--------|------|------|-------|
| Maximum junction-to-ambient      | RthJA  | _    | 65   | °C/W  |
| Maximum junction-to-case (drain) | RthJC  | _    | 3.2  | 0, ** |

## **SPECIFICATIONS**

(TJ = 25 °C, unless otherwise noted)

| PARAMETER                                       | SYMBOL                           | TEST CON                                                        | DITIONS                                     | MIN. | TYP. | MAX  | UNI<br>T |
|-------------------------------------------------|----------------------------------|-----------------------------------------------------------------|---------------------------------------------|------|------|------|----------|
| Static                                          | -                                |                                                                 |                                             |      | -    |      | !        |
| Drain-source breakdown voltage                  | VDS                              | V <sub>GS</sub> = 0 V, I                                        | I <sub>D</sub> = 250 μA                     | 500  | _    | _    | V        |
| V <sub>DS</sub> temperature coefficient         | DV <sub>DS</sub> /T <sub>J</sub> | Reference t                                                     | to 25 °C, I <sub>D</sub> = 250 μA           | _    | 0.58 | _    | V/°C     |
| Gate threshold voltage (N)                      | VGS(th)                          | $V_{DS} = V_{GS}$                                               | I <sub>D</sub> = 250 μA                     | 3.0  | _    | 5.0  | ٧        |
| Gate-source leakage                             | IGSS                             | V <sub>GS</sub> = ± 30                                          | V                                           | _    | -    | ± 10 | nA       |
|                                                 |                                  | V <sub>DS</sub> = 500 \                                         | V, V <sub>GS</sub> = 0 V                    | _    | _    | 1    |          |
| Zero gate voltage drain current                 | IDSS                             | V <sub>DS</sub> = 400 \ °C                                      | $V, V_{GS} = 0 V, T_{J} = 125$              | _    | _    | 10   | μΑ       |
| Drain-source on-state resistance                | RDS(on)                          | V <sub>GS</sub> = 10                                            | I <sub>D</sub> = 9 A                        | _    | 0.23 | 0.28 | W        |
| Forward transconductance                        | gfs                              | V <sub>DS</sub> = 50 V,                                         | I <sub>D</sub> = 9 A                        | _    | 6.4  | _    | S        |
| Dynamic                                         | 1                                | 1                                                               |                                             | 1    | 1    | 1    | 1        |
| Input capacitance                               | Ciss                             |                                                                 |                                             | _    | 1500 | _    |          |
| Output capacitance                              | Coss                             | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 100 V, f = 1.0 M<br>Hz |                                             | _    | 131  | _    | pF       |
| Reverse transfer capacitance                    | Crss                             |                                                                 |                                             | _    | 14   | _    |          |
| Effective output capacitance, en ergy related a | Co(er)                           |                                                                 |                                             | _    | 113  | _    |          |
| Effective output capacitance, tim e related b   | Co(tr)                           | $V_{GS} = 0 V, V$                                               | $V_{DS} = 0 V \text{ to } 400 V$            | _    | 164  | _    | ) Pi     |
| Total gate charge                               | Q <sub>g</sub>                   |                                                                 |                                             | _    | 38   | 76   |          |
| Gate-source charge                              | Qgs                              | V <sub>GS</sub> = 10                                            | I <sub>D</sub> = 9 A, V <sub>DS</sub> = 400 | _    | 11   | _    | nC       |
| Gate-drain charge                               | Qgd                              | V                                                               | V                                           | _    | 17   | _    |          |
| Turn-on delay time                              | td(on)                           |                                                                 | I                                           | _    | 19   | 38   |          |
| Rise time                                       | t <sub>r</sub>                   | 100                                                             |                                             | _    | 36   | 72   | 1        |
| Turn-off delay time                             | td(off)                          | $V_{DD} = 400 \text{ V}$<br>V, $R_g = 9.1$                      | $V, I_D = 9 A, V_{GS} = 10$<br>W            | _    | 36   | 72   | ns       |
| Fall time                                       | t <sub>f</sub>                   | 1                                                               |                                             | _    | 30   | 60   | 1        |
| Gate input resistance                           | R <sub>g</sub>                   | f = 1 MHz, open drain                                           |                                             | _    | 1.7  | _    | W        |
| Drain-Source Body Diode Chara                   | acteristics                      | 1                                                               |                                             |      | 1    |      |          |
| Continuous source-drain diode c urrent          | I <sub>S</sub>                   |                                                                 |                                             | _    | -    | 18   |          |
|                                                 | 1                                | MOSFET s                                                        | ymbol                                       |      | 1    | 1    | †        |
|                                                 |                                  | showing the integral reverse G                                  |                                             |      |      |      |          |
|                                                 |                                  |                                                                 |                                             |      |      |      | Α        |

| Pulsed diode forward current | ISM  | P – N junction diode<br>S                                               | _ | _   | 72  |    |
|------------------------------|------|-------------------------------------------------------------------------|---|-----|-----|----|
| Diode forward voltage        | VSD  | $T_J = 25  ^{\circ}\text{C},  I_S = 9  \text{A},  V_{GS} = 0  \text{V}$ | _ | _   | 1.2 | V  |
| Reverse recovery time        | trr  |                                                                         | _ | 354 | _   | ns |
| Reverse recovery charge      | Qrr  | $T_J = 25  ^{\circ}\text{C}, I_F = I_S = 9  \text{A},$                  | _ | 3.9 | _   | μC |
| Reverse recovery current     | IRRM | dl/dt = 100 A/μs, V <sub>R</sub> = 20 V                                 | _ | 21  | _   | А  |

#### **Notes**

- Repetitive rating; pulse width limited by maximum junction temperature
- VDD = 50 V, starting TJ = 25  $^{\circ}$ C, L = 2.3 mH, Rg = 25 , IAS = 10 A
- 1.6 mm from case
- ISD ID, starting TJ = 25 °C e. Limited by maximum junction temperature

#### **Notes**

- Coss(er) is a fixed capacitance that gives the same energy as Coss while VDS is rising from 0 % to 80 % VDSS
- Coss(tr) is a fixed capacitance that gives the same charging time as Coss while VDS is rising from 0 % to 80 % VDSS

#### **TYPICAL CHARACTERISTICS**

(25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics



Fig. 2 - Typical Output Characteristics



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature



Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 8 - Maximum Safe Operating Area



Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10 - Typical Drain-to-Source Voltage vs. Temperature



Fig. 11 - Normalized Thermal Transient Impedance, Junction-to-Case



Fig. 12 - Switching Time Test Circuit



Fig. 13 - Switching Time Waveforms



Fig. 14 - Unclamped Inductive Test Circuit



Fig. 15 - Unclamped Inductive Waveforms



Fig. 16 - Basic Gate Charge Waveform



Fig. 17 - Gate Charge Test Circuit

#### Peak Diode Recovery dV/dt Test Circuit



Note a.  $V_{GS} = 5 \text{ V}$  for logic level devices

4

Inductor current

Fig. 18 - For N-Channel

Body diode forward drop

Ripple ≤ 5 %

## TO-220 FULLPAK (High Voltage)

OPTION 1: FACILITY CODE = 9



|      | MILLIMETERS |       |       |  |  |
|------|-------------|-------|-------|--|--|
| DIM. | MIN.        | NOM.  | MAX.  |  |  |
| Α    | 4.60        | 4.70  | 4.80  |  |  |
| b    | 0.70        | 0.80  | 0.91  |  |  |
| b1   | 1.20        | 1.30  | 1.47  |  |  |
| b2   | 1.10        | 1.20  | 1.30  |  |  |
| С    | 0.45        | 0.50  | 0.63  |  |  |
| D    | 15.80       | 15.87 | 15.97 |  |  |
| е    | 2.54 BSC    |       |       |  |  |
| Е    | 10.00       | 10.10 | 10.30 |  |  |
| F    | 2.44        | 2.54  | 2.64  |  |  |
| G    | 6.50        | 6.70  | 6.90  |  |  |
| L    | 12.90       | 13.10 | 13.30 |  |  |
| L1   | 3.13        | 3.23  | 3.33  |  |  |
| Q    | 2.65        | 2.75  | 2.85  |  |  |
| Q1   | 3.20        | 3.30  | 3.40  |  |  |
| ØR   | 3.08        | 3.18  | 3.28  |  |  |

## **Notes**

- 1. To be used only for process drawing
- 2. These dimensions apply to all TO-220 FULLPAK leadframe versions 3 leads
- 3. All critical dimensions should C meet Cpk > 1.33
- 4. All dimensions include burrs and plating thickness

- 5. No chipping or package damage
- 6. Facility code will be the 1st character located at the 2nd row of the unit marking

## **OPTION 2: FACILITY CODE = Y**



|                                             | MILLIMETERS | MILLIMETERS |           |       |  |  |
|---------------------------------------------|-------------|-------------|-----------|-------|--|--|
| DIM.                                        | MIN.        | MAX.        | MIN.      | MAX.  |  |  |
| A                                           | 4.570       | 4.830       | 0.180     | 0.190 |  |  |
| A1                                          | 2.570       | 2.830       | 0.101     | 0.111 |  |  |
| A2                                          | 2.510       | 2.850       | 0.099     | 0.112 |  |  |
| b                                           | 0.622       | 0.890       | 0.024     | 0.035 |  |  |
| b2                                          | 1.229       | 1.400       | 0.048     | 0.055 |  |  |
| b3                                          | 1.229       | 1.400       | 0.048     | 0.055 |  |  |
| С                                           | 0.440       | 0.629       | 0.017     | 0.025 |  |  |
| D                                           | 8.650       | 9.800       | 0.341     | 0.386 |  |  |
| d1                                          | 15.88       | 16.120      | 0.622     | 0.635 |  |  |
| d3                                          | 12.300      | 12.920      | 0.484     | 0.509 |  |  |
| Е                                           | 10.360      | 10.630      | 0.408     | 0.419 |  |  |
| е                                           | 2.54 BSC    |             | 0.100 BSC |       |  |  |
| L                                           | 13.200      | 13.730      | 0.520     | 0.541 |  |  |
| L1                                          | 3.100       | 3.500       | 0.122     | 0.138 |  |  |
| n                                           | 6.050       | 6.150       | 0.238     | 0.242 |  |  |
| ØP                                          | 3.050       | 3.450       | 0.120     | 0.136 |  |  |
| u                                           | 2.400       | 2.500       | 0.094     | 0.098 |  |  |
| V                                           | 0.400       | 0.500       | 0.016     | 0.020 |  |  |
| ECN: E19-0180-Rev. D, 08-Apr-2019 DWG: 5972 |             |             |           |       |  |  |

#### **Notes**

- 1. To be used only for process drawing
- 2. These dimensions apply to all TO-220 FULLPAK leadframe versions 3 leads
- 3. All critical dimensions should C meet Cpk > 1.33
- 4. All dimensions include burrs and plating thickness
- 5. No chipping or package damage
- 6. Facility code will be the 1st character located at the 2nd row of the unit marking

#### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Inter technology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular

purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limite d to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or lifesustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

Revision: 01-Jan-2023 Document Number: 91000

For technical questions, contact: <a href="https://hww.techsupport@vishay.com">hvmos.techsupport@vishay.com</a>

THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND

THIS DOCUMENT

ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc?91000

#### **Documents / Resources**



VISHAY D Series Power MOSFET [pdf] Owner's Manual SiHF18N50D, D Series Power MOSFET, Power MOSFET, MOSFET

#### References

- <u>applications.no</u>
- vishay.com/doc?91000
- <del>SiHF18N50D MOSFETs | Vishay</del>

Manuals+