# STMicroelectronics STM32MP1 Series Microprocessors User Guide Home » STMicroelectronics » STMicroelectronics STM32MP1 Series Microprocessors User Guide # AN5827 **Application note** Guidelines for entering RMA state on STM32MP1 Series MPUs #### **Contents** - 1 Introduction - 2 General information - 3 RMA state within the FAR flow - 3.1 STM32MP13xx product life cycle - 3.2 STM32MP15xx product life cycle - 4 RMA state board constraints - 5 Prior requirements to allows future RMA state entering - 6 RMA state entering details - 7 RMA unlock details - 8 RMA state entering JTAG script examples - 9 Revision history - 10 Documents / Resources - 10.1 References - 11 Related Posts # Introduction STM32MP1 Series microprocessors include STM32MP15xx and STM32MP13xx devices.. This application note provides information to support the return material analysis state entering process, referred to as RMA in this document. # **General information** This document applies to STM32MP1 Series microprocessors based on Arm® Cortex® cores **Note:** Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere. #### **Reference documents** | Referenc<br>e | Document title | | | | | | |---------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | STM32MP13xx | | | | | | | AN5474 | Getting started with STM32MP13x lines hardware development | | | | | | | DS13878 | Arm® Cortex®-A7 up to 1 GI-ft, 1xETH, 1 xADC, 24 timers, audio | | | | | | | DS13877 | Arm® Cortex®-A7 up to 1 GHz, 1xETH, 1 xADC, 24 timers, audio, crypto and adv. security | | | | | | | DS13876 | Arm® Cortex®-A7 up to 1 GI-ft, 2xETH, 2xCAN FD, 2xADC. 24 timers, audio | | | | | | | DS13875 | Arm® Cortex®-A7 up to 1 GHz, 2xETH, 2xCAN FD, 2xADC, 24 timers, audio, crypto and adv. secur ity | | | | | | | DS13874 | Arm® Cortex®-A7 up to 1 GHz, LCD-TFT, camera interface, 2xETH, 2xCAN FD, 2xADC, 24 timers, audio | | | | | | | DS13483 | Arm® Cortex®-A7 up to 1 GHz, LCD-TFT, camera interface, 2xETH, 2xCAN FD, 2xADC, 24 timers, audio, crypto and adv. security | | | | | | | RM0475 | STM32MP13xx advanced Arm0-based 32-bit MPUs | | | | | | | STM32MP15xx | | | | | | | | AN5031 | Getting started with STM32MP151, STM32MP153 and STM32MP157 line hardware development | | | | | | | DS12500 | Arm® Cortex®-A7 800 MHz + Cortex®-M4 MPU, TFT, 35 comm. interfaces, 25 timers, adv. analog | | | | | | | DS12501 | Arm® Cortex®-A7 800 MHz + Cortex®-M4 MPU, TFT, 35 comm. interfaces, 25 timers, adv. analog, crypto | | | | | | | DS12502 | Arm® dual Cortex®-A7 800 MHz + Cortex®-M4 MPU, TFT, 37 comm. interfaces, 29 timers, adv. an alog | | | | | | | DS12503 | Arm® dual Cortex®-A7 800 MHz + Cortex®-M4 MPU, TFT, 37 comm. interfaces, 29 timers, adv. an alog, crypto | | | | | | | DS12504 | Arm® dual Cortex®-A7 800 MHz + Cortex®-M4 MPU, 3D GPU, TFT/DSI, 37 comm. interfaces, 29 ti mers, adv. analog | | | | | | | DS12505 | Arm® dual Cortex®-A7 800 MHz + Cortex®-M4 MPU, 3D GPU, TFT/DSI, 37 comm. interfaces, 29 ti mers, adv. analog, crypto | | | | | | | RM0441 | STM32MP151 advanced Arm®-based 32-bit MPUs | | | | | | | RM0442 | STM32MP153 advanced Arnie-based 32-bit MPUs | | | | | | | RM0436 | STM32MP157 advanced Arm0-based 32-bit MPUs | | | | | | # Terms and acronyms # Table 2. Acronyms definition | Term | Definition | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FAR | Failure analysis request: flow used to return suspicious device for analysis to STMicroelectronics. To enhance the full testability of the device during such analysis, the device must be in RMA state. | | JTAG | Joint test action group (debug interface) | | PMIC | External power-management circuit that provides various platform power supplies, with large contro llability through signals and serial interface. | | RMA | Return material analysis: specific device state in the life cycle that allows activation of full-test mode as needed by STMicroelectronics for failure analysis purpose. | 1. In this document, the RMA acronym does not refer anywhere to "return material acceptance" that is the flow used to return non-used parts (customer stock for example). #### RMA state within the FAR flow The FAR flow consists in returning a device to STMicroelectronics for deeper failure analysis in case of a suspected quality issue. The part must be returned testable to ST so that the analysis can be performed. - The part must be in RMA state - The part must be physically compatible with the original device (ball size, pitch, etc.) ### STM32MP13xx product life cycle On STM32MP13xx devices, before returning the device, the customer must enter into RMA state with a customer predefined 32-bit password entered through the JTAG (see Section 3). Once entered in RMA state, the device is not anymore usable for production (see Figure 1) and the full-test mode is activated for STMicroelectronics to carry on investigation while all the customer secrets (upper OTP as described in reference manual) are kept inaccessible by the hardware. The figure below shows the product life cycle of STM32MP13xx devices. It shows that once the RMA state is entered the device cannot go back to other modes. Figure 1. Product life cycle for STM32MP13xx devices #### STM32MP15xx product life cycle On STM32MP15xx devices, before returning the device, the customer must enter into RMA state with a customer predefined 15-bit password entered through the JTAG (see Section 3). Once entered in RMA state, the device can go back to SECURE\_CLOSED state by entering a customer predefined "RMA\_RELOCK" password. Only 3 RMA to RMA\_RELOCKED transition state trials are allowed (see Figure 2). In RMA state, the full-test mode is activated for STMicroelectronics to carry on investigation while all the customer secrets (upper OTP as described in reference manual) are kept inaccessible by the hardware. The figure below shows the product life cycle of STM32MP15x devices. After reset, if the initial OTP reading has been done without **OTP-INVALID** disturbance or error, the state goes back to OTP-SECURED mode. Device out of ST fab to **RMA** customers RMA lock RMA relock (max. ×3 times) OTP\_SECURED OTP\_SECURED closed device open device Device not enforcing Device enforcing secure boot in secure boot in boot ROM boot ROM Figure 2. Product life cycle for STM32MP15xx devices To activate the RMA state, the following constraints are required. #### The JTAG access should be available The signals NJTRST and JTDI, JTCK, JTMS, JTDO (pin PH4, PH5, PF14, PF15 on STM32MP13xx devices) must be accessible. On some tools, the JTDO is not necessary (for example, Trace32) on other like OpenOCD the tool checks the device JTAG ID via JTDO before executing the JTAG sequence. #### The VDDCORE and VDD power supplies should not be powered off when the NRST pin is activated On ST reference design, the NRST activates a power cycle of the STPMIC1x or external discrete components power regulators. A possible implementation is shown in the reference design example provided in the application note Getting started with STM32MP13x lines hardware development (AN5474) . Figure 3 and Figure 4 are simplified versions that only show the RMA state related components. The same applies for STM32MP15xx devices. Figure 3. RMA state additional components on STPMIC based design Figure 4. RMA state additional components on discrete components supply based design A simple board with only the JTAG pin and appropriate socket can be used for RMA password purposes only (in case it is not possible to access JTAG on the production board). In such case the customer must first unsolder the device from the production board and repopulate the package balls. The board must have the STM32MP1xxx pins listed in Table 3 connected as indicated. Other pins can be left floating. **Table 3.** Pin connection for simple board used for RMA password entering | Pin nar | ne (signal) | Connected to | Comment | | | |----------------|-------------|----------------|---------------------------------------------|--|--| | STM32MP13xx | STM32MP15xx | | | | | | JTAG and reset | | | | | | | NJTRST | NJRST | | | | | | PH4 (JTDI) | JTDI | | | | | | PH5 (JTDO) | JTDO | JTAG connector | Not needed on some debug tool li ke Trace32 | | | | | | | | | | | PF14 (JTCK) | JTCK | ] | | | | | | | |-------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------|--|--|--|--|--| | , | | _ | | | | | | | | PF15 (JTMS) | JTMS | | | | | | | | | NRST | NRST | Reset button | With 10 nF capacitor to VSS | | | | | | | Power supplies | | | | | | | | | | VDDCORE. VDDCPU | VDDCORE | External supply | Refer to product datasheet for typ ical value | | | | | | | VDD. VDDSD1. VDDSD2.<br>VDD_PLL. VDD_PLL2. V<br>BAT.<br>VDD_ANA. PDR_ON | VDD. VDD_PLL. VDD_PLL2. VBAT. VDD_ANA. PDR_O N. PDR_ON_CORE | 3.3 V external supply | Should be available first and rem oved last (can be together with other supplies) | | | | | | | VDDA, VREF+,<br>VDD3V3_USBHS.<br>VDDO_DDR | VDDA. VREF+. VDD3V3_USBHS. VDDO_DDR. VDD_DSI. VDD1V2_DSI_REG. VDD3V3_USBFS | 0 | ADC. VREFBUF, USB, DDR not u sed | | | | | | | VSS. VSS_PLL. VSS_PLL<br>2.<br>VSSA. VSS_ANA. VREF<br>VSS_US131-IS | VSS. VSS_PLL, VSS_PLL<br>2.<br>VSSA. VSS_ANA. VREF<br>VSS_USBHS. VSS_DSI | 0 | | | | | | | | VDDA1V8_REG.<br>VDDA1V1_REG | VDDA1V8_REG.<br>VDDA1V1_REG | floating | | | | | | | | | Oth | er | | | | | | | | BYPASS_REG1V8 | BYPASS_REG1V8 | 0 | 1V8 regulator enabled by default (REG 18E = 1) | | | | | | | PC15- OSC32_OUT | PC15- OSC32_OUT | | | | | | | | | PC14- OSC32_IN | PC14- OSC32_IN | floating | External oscillators not used (boo t ROM to use HSI internal oscillator) | | | | | | | PHO-OSC_IN | PHO-OSC_IN | | | | | | | | | PH1-0SC_OUT | PH1-0SC_OUT | | | | | | | | | USB_RREF | USB_RREF | floating | USB not used | | | | | | | P16 (BOOT2) | BOOT2 | X | | | | | | | | PI5 (BOOT1) | 60011 | X | Entering in the RMA state works whatever the boot(2:0) values | | | | | | | PI4 (BOOTO) | воото | Х | | | | | | | | | NRST_CORE | 10 nF to VSS | Internal pull-up on NRST_CORE | | | | | | | PA13 (BOOTFAILN) | PA13 (BOOTFAILN) | LED | Optional | | | | | | # Prior requirements to allows future RMA state entering The possibility to enter RMA state must be set up by the customer by entering a password during customer - The device when shipped from STMicroelectronics is in OTP\_SECURED open state. - The device contains ST secrets that are protected by boot ROM, and no customer secret. - At reset or after boot ROM execution, DAP access can be reopened by Linux or by boot ROM "development boot" mode (OTP\_SECURED open + boot pins BOOT[2:0]=1b100 + reset). - While in OTP\_SECURED open, the customer must provision its secrets in OTP: - · directly by customer at own risk or - securely via the encrypted channel using the "SSP feature" of boot ROM together with STM32 tools. - At the end of secrets provisioning, the customer can fuse: - On STM32MP13xx a 32 bit RMA password in OTP\_CFG56 (password should be 0). - On STM32MP15xx a 15 bit RMA password in OTP\_CFG56[14:0], a RMA\_RELOCK password in OTP\_CFG56[29:15]. The password should be different than 0. - Set the OTP\_CFG56 as "permanent programming lock" to avoid later programming at 0xFFFFFF and allow entering the RMA state without knowledge of the initial password. - Verify the correct programming of the OTP\_CFG56 by checking the BSEC\_OTP\_STATUS register. - Finally, the device is switched to OTP\_SECURED closed: - On STM32MP13xx by fusing OTP\_CFG0[3] = 1 and OTP\_CFG0[5] = 1. - On STM32MP15xx by fusing OTP\_CFG0[6] = 1. The device can be reopened in RMA state for investigation by STMicroelectronics • When the device is in OTP\_SECURED closed state, "development boot" is no more possible. OTP\_SECURED OTP\_SECURED Chip out of ST fab closed sold to customers open Secure boot not mandatory. Secure boot enforced (loaded No debug in DAP possible image authentication/optional except in Linux or in boot decryption with signing key and ROM after a setting of encryption key). BOOT[2:0]=100' No debug in DAP possible. (development boot). development boot forbidden. Only process to analyze a failing sample is RMA Customer secret in SoC fuses No customer secret in SoC fuses Via SSP service or directly by customer specific chip closing process Figure 5. Switching to OTP\_SECURED closed ### RMA state entering details As mentioned previously, the RMA state is used to reopen securely the full test mode without any exposure of customer provisioned secrets. This is done thanks to the functional JTAG inputs while all the customer secrets are kept inaccessible by the hardware. In case there is a requirement for analysis on a failing sample there is the need to go to RMA state (see Figure 5. Switching to OTP\_SECURED closed ), which secures customer secrets and reopens debug secure and non-secure in DAP. - 1. The customer shifts in BSEC\_JTAGIN register the RMA password using JTAG (only values different from 0 are accepted). - 2. The customer resets the device (NRST pin). **Note:** During this step, the password in BSEC\_JTAGIN register must not be erased. Thus, the NRST must not shut down the VDD nor the VDDCORE power supplies. It should also not be connected to the NJTRST pin. In case STPMIC1x is used, it might be mandatory to mask the power supplies during the reset. This is done by programming the STPMIC1x mask option register (BUCKS\_MRST\_CR) or removing the resistor added for RMA on the board between STPMICx RSTn and STM32MP1xxx NRST (see Figure 3). - 3. The boot ROM is invoked and checks the RMA password entered in BSEC\_JTAGIN with OTP CFG56.RMA PASSWORD: - If the passwords match, the sample becomes an RMA LOCK sample (forever on STM32MP13xx). - If the passwords do not match, the sample stays in the OTP\_SECURED closed state and an RMA "reopening trials" counter is incremented in OTP. **Note:** Only three RMA reopening trials are authorized. After three failed trials, RMA reopening is no more possible. The device stays in its actual life cycle state. - 4. The customer resets a second time the sample via NRST pin: - the LED on PA13 is on (if connected) - the DAP debug access is reopened. - 5. The device can be sent to STMicroelectronics. - 6. After reset (NRST pin or any system reset), the boot ROM is invoked: - It detects that OTP8.RMA LOCK = 1 (RMA locked sample). - It secures all STMicroelectronics and customer secrets. - It reopens DAP debug access in secure and non-secure. While in RMA state the part is ignoring the Boot pins and is not able to boot from external flash nor USB/UART. #### RMA unlock details On STM32MP15xx it is possible to unlock the device from RMA and go back to SECURE\_CLOSED state. In BSEC\_JTAGIN register, the customer shifts the RMA unlock password using JTAG (only values different from 0 are accepted) • The customer resets the device (NRST pin). **Note:** Only three RMA Unlock trials are authorized. After three failed trials, RMA unlock is no more possible. The device stays in its RMA life cycle state. • The customer resets a second time the sample via NRST pin: - the LED on PA13 is on (if connected), - the device is in SECURE CLOSED state (DAP debug access is closed). # RMA state entering JTAG script examples STM32MP13xx script examples to enter the password and enter the RMA state are available in a separated zip file. They can be used with Trace32, OpenOCD using STLINK probe, OpenOCD using CMSIS-DAP compatible probe (for example ULink2). Information can be found at www.st.com. Refer to STM32MP13xx product "CAD resources" in the "board manufacturing specification" section. Similar examples can be derived for STM32MP15xx devices. An example to enter RMA state and to exit RMA state for Trace32 is available in a separated zip file. Information can be found at www.st.com. Refer to STM32MP15x product "CAD resources" in the "board manufacturing specification" section. ## **Revision history** #### Table 4. Document revision history | Date | Version | Changes | |-----------|---------|------------------| | 13-Feb-23 | 1 | Initial release. | #### IMPORTANT NOTICE READ CAREFULLY STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2023 STMicroelectronics All rights reserved AN5827 – Rev 1 AN5827 – Rev 1 – February 2023 For further information contact your local STMicroelectronics sales office. www.st.com ### **Documents / Resources** - STMicroelectronics: Our technology starts with you - STMicroelectronics Trademark List STMicroelectronics Manuals+,