intel-LOGO

intel Quartus Prime Design Software

intel-Quartus-Prime-Design-Software-PRO

INTRODUCTION

The Intel® Quartus® Prime Software is revolutionary in performance and productivity for FPGA, CPLD, and SoC designs, providing a fast path to convert your concept into reality. The Intel Quartus Prime Software also supports many third-party tools for synthesis, static timing analysis, board-level simulation, signal integrity analysis, and formal verification.

INTEL QUARTUS PRIME DESIGN SOFTWAREAVAILABILITY
PRO EDITION

($)

STANDARD EDITION

($)

LITE EDITION

(FREE)

Device SupportIntel® Agilex™ seriesP
Intel® Stratix® seriesIV, VP
10P
Intel® Arria® seriesIIP1
II, VP
10PP
Intel® Cyclone® seriesIV, VPP
10 LPPP
10 GXP2
Intel® MAX® seriesII, V, 10PP
Design FlowPartial reconfigurationPP3
Block-based designP
Incremental optimizationP
Design Entry/PlanningIP Base Suite 

P

 

P

Available for purchase
Intel® HLS CompilerPPP
Platform Designer (Standard)PP
Platform Designer (Pro)P
Design Partition PlannerPP
Chip PlannerPPP
Interface PlannerP
Logic Lock regionsPP
VHDLPPP
VerilogPPP
SystemVerilogPP4P4
VHDL-2008PP4
Functional SimulationQuesta*-Intel® FPGA Starter Edition softwarePPP
Questa*-Intel® FPGA Edition softwareP5P5P     65
Compilation

(Synthesis & Place and Route)

Fitter (Place and Route)PPP
Early placementP
Register retimingPP
Fractal synthesisP
Multiprocessor supportPP
Timing and Power VerificationTiming AnalyzerPPP
Design Space Explorer IIPPP
Power AnalyzerPPP
Power and Thermal CalculatorP6
In-System DebugSignal Tap Logic AnalyzerPPP
Transceiver toolkitPP
Intel Advanced Link AnalyzerPP
Operating System (OS) SupportWindows/Linux 64 bit supportPPP
PriceBuy Fixed – $3,995

Float – $4,995

Buy Fixed – $2,995

Float – $3,995

Free
DownloadDownload NowDownload NowDownload Now

Notes

  1. The only Arria II FPGA supported is the EP2AGX45 device.
  2. The Intel Cyclone 10 GX device support is available for free in the Pro Edition software.
  3. Available for Cyclone V and Stratix V devices only and requires a partial reconfiguration license.
  4. Limited language support.
  5. Requires an additional license.
  6. Integrated in the Intel Quartus Prime Software and available as a standalone tool. Only supports Intel Agilex and Intel Stratix 10 devices.

ADDITIONAL DEVELOPMENT TOOLS

 Intel® FPGA SDK for OpenCLTM•No additional licenses are required.
•Supported with the Intel Quartus Prime Pro/Standard Edition Software.
•The software installation file includes the Intel Quartus Prime Pro/Standard Edition Software and the OpenCL software.
 Intel HLS Compiler•No additional license required.
•  Now available as a separate download.
• Supported with the Intel Quartus Prime Pro Edition Software.
 DSP Builder for Intel® FPGAs•Additional licenses are required.
•DSP Builder for Intel FPGAs (Advanced Blockset only) is supported with the Intel Quartus Prime Pro Edition Software for Intel Agilex, Intel Stratix 10, Intel Arria 10, and Intel Cyclone 10 GX devices.
 

Nios® II Embedded Design Suite

•No additional licenses are required.
•Supported with all editions of the Intel Quartus Prime Software.
•Includes Nios II software development tools and libraries.
Intel® SoC FPGA Embedded Development Suite (SoC EDS)• Requires additional licenses for Arm* Development Studio for Intel® SoC FPGA (Arm* DS for Intel® SoC FPGA).
• The SoC EDS Standard Edition is supported with the Intel Quartus Prime Lite/Standard Edition Software and the SoC EDS Pro Edition is supported with the Intel Quartus Prime Pro Edition Software.

OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos.

INTEL QUARTUS PRIME DESIGN SOFTWARE FEATURES SUMMARY

Interface PlannerEnables you to quickly create your I/O design using real time legality checks.
Pin plannerEases the process of assigning and managing pin assignments for high-density and high-pin-count designs.
Platform DesignerAccelerates system development by integrating IP functions and subsystems (collection of IP functions) using a hierarchical approach and a high-performance interconnect based on a network-on-a-chip architecture.
Off-the-shelf IP coresLets you construct your system-level design using IP cores from Intel and from Intel’s third-party IP partners.
SynthesisProvides expanded language support for System Verilog and VHDL 2008.
Scripting supportSupports command-line operation and Tcl scripting.
Incremental optimizationOffers a faster methodology to converge to design sign-off. The traditional fitter stage is divided into finer stages for more control over the design flow.
Partial reconfigurationCreates a physical region on the FPGA that can be reconfigured to execute different functions. Synthesize, place, route, close timing, and generate configuration bitstreams for the functions implemented in the region.
Block-based design flowsProvides flexibility of reusing timing-closed modules or design blocks across projects and teams.
Intel® HyperflexTM FPGA ArchitectureProvides increased core performance and power efficiency for Intel Agilex and Intel Stratix 10 devices.
Physical synthesisUses post placement and routing delay knowledge of a design to improve performance.
Design space explorer (DSE)Increases performance by automatically iterating through combinations of Intel Quartus Prime Software settings to find optimal results.
Extensive cross-probingProvides support for cross-probing between verification tools and design source files.
Optimization advisorsProvides design-specific advice to improve performance, resource usage, and power consumption.
Chip plannerReduces verification time while maintaining timing closure by enabling small, post-placement and routing design changes to be implemented in minutes.
Timing AnalyzerProvides native Synopsys Design Constraint (SDC) support and allows you to create, manage, and analyze complex timing constraints and quickly perform advanced timing verification.
Signal Tap logic analyzerSupports the most channels, fastest clock speeds, largest sample depths, and most advanced triggering capabilities available in an embedded logic analyzer.
System ConsoleEnables you to easily debug your FPGA in real time using read and write transactions. It also enables you to quickly create a GUI to help monitor and send data into your FPGA.
Power AnalyzerEnables you to analyze and optimize both dynamic and static power consumption accurately.
Design AssistantA design rules checking tool that allows you to get to design closure faster by reducing the number of iterations needed and by enabling faster iterations with targeted guidance provided by the tool at various stages of compilation.
Fractal synthesisEnables the Intel Quartus Prime Software to efficiently pack arithmetic operations in FPGA’s logic resources resulting in significantly improved performance.
 EDA partnersOffers EDA software support for synthesis, functional and timing simulation, static timing analysis, board-level simulation, signal integrity analysis, and formal verification. To see a complete list of partners, visit

www.intel.com/fpgaedapartners.

Getting Started Steps

  1. Step 1: Download the free Intel Quartus Prime Lite Edition Software at www.intel.com/quartus
  2. Step 2: Get oriented with the Intel Quartus Prime Software interactive tutorial After installation, open the interactive tutorial on the welcome screen.
  3. Step 3: Sign up for training at www.intel.com/fpgatraining

© Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others.

Documents / Resources

intel Quartus Prime Design Software [pdf] User Guide
Quartus Prime Design Software, Prime Design Software, Design Software, Software

References

Leave a comment

Your email address will not be published. Required fields are marked *