**Manuals+** — User Manuals Simplified. # **NATIONAL INSTRUMENTS PXIe-5840 Vector Signal Transceiver User Guide** Home » NATIONAL INSTRUMENTS » NATIONAL INSTRUMENTS PXIe-5840 Vector Signal Transceiver User Guide ₺ NATIONAL INSTRUMENTS PXIe-5840 Vector Signal Transceiver ### **Contents** - 1 COMPREHENSIVE SERVICE - **2 SELL YOUR SURPLUS** - 3 OBSOLETE NI HARDWARE IN STOCK & READY TO SHIP - 4 Manufacturer - **5 Board Assembly Part Numbers** - **6 Volatile Memory** - 7 Non-Volatile Memory (incl. Media Storage) - 8 Non-Volatile Memory (incl. Media Storage) (continued) - 9 Procedures - 10 Terms and Definitions - **11 Customers Support** - 12 Documents / Resources - 12.1 References - 13 Related Posts # **COMPREHENSIVE SERVICE** We offer competitive repair and calibration service, as well as easily accessible documentation and free downloadable resources. # **SELL YOUR SURPLUS** We buy new, decommissioned, and surplus parts from every NI series. We work out the best solution to suit your individual needs. # **OBSOLETE NI HARDWARE IN STOCK & READY TO SHIP** We stock New, New Surplus, Refurbished, and Reconditioned NI Hardware. Bridging the gap between the manufacturer and your legacy test system. # Manufacturer National Instruments # **Board Assembly Part Numbers** | Part Number and Revision | Description | |--------------------------|-------------| | 158395E-01L or later | PXIe-5840 | # **Volatile Memory** | Target Data | Туре | Size | Battery Back up | User1<br>Accessible | System Acce<br>ssible | Sanitization P rocedure | |--------------------------------------|-----------|----------|-----------------|---------------------|-----------------------|-------------------------| | Waveform stora<br>ge – Bank 1 | DRAM | 2 GB | No | Yes | Yes | Cycle Power | | Waveform stora<br>ge – Bank 2 | DRAM | 2 GB | No | Yes | Yes | Cycle Power | | FPGA Image M emory | SDRAM | 32 MB | No | Yes | Yes | Cycle Power | | FPGA Configur ation PLD | RAM | 10 KB | No | No | No | Cycle Power | | FPGA General<br>User Memory | Block RAM | 6,615 KB | No | Yes | Yes | Cycle Power | | FPGA Distribut<br>ed User Memor<br>y | LUTRAM | 1,361 KB | No | Yes | Yes | Cycle Power | | Instruction Stor age | SRAM | 2 MB | No | Yes | Yes | Cycle Power | | RF Input Contr<br>ol PLD | Block RAM | 48 KB | No | No | No | Cycle Power | | RF Output Cont rol PLD | Block RAM | 48 KB | No | No | No | Cycle Power | Non-Volatile Memory (incl. Media Storage) | Target Data | Туре | Size | Battery Back<br>up | User Accessi<br>ble | System Acce ssible | Sanitization P rocedure | |-------------------------------------------------------------------------------------------------------------|--------------------|-------------------|--------------------|---------------------|--------------------|------------------------------------| | Device configur ation Device configuration and info FPGA bitstream Calibration metadata Calibration d ata2 | Flash | 128 MB | No | No No Yes N<br>o | Yes Yes Yes<br>Yes | None None P<br>rocedure 2 N<br>one | | Spread Spectru<br>m Clock | On-chip EEP<br>ROM | 48 Bytes | No | No No | Yes | None | | FPGA Configur<br>ation PLD • User Flash<br>Memory • Configuratio<br>n Image | Flash Flash | 8 KB 42 KB | No | No No | Yes Yes | None None | | Baseband Cont rol PLD • User Flash Memory • Configuratio n Image | Flash Flash | 1 KB 1270 L<br>Es | No | No No | Yes Yes | None None | | RF Input Contr<br>ol PLD • User Flash<br>Memory • Configuratio<br>n Image | Flash Flash | 114 KB 198<br>KB | No | No No | Yes Yes | None None | - 1. Refer to Terms and Definitions section for clarification of User and System Accessible - 2. Calibration constants that are stored on the device include information for the device's full operating range. Any implications resulting from partial self-calibration can be eliminated by running the full self-calibration procedure. # Non-Volatile Memory (incl. Media Storage) (continued) | Target Data | Туре | Size | Battery Back<br>up | User Accessi<br>ble | System Acce<br>ssible | Sanitization P rocedure | |---------------------------------------------------------------------|-------------|------------------|--------------------|---------------------|-----------------------|-------------------------| | RF Output Cont rol PLD • User Flash Memory • Configuratio n Image | Flash Flash | 114 KB 198<br>KB | No No | No No | Yes Yes | None None | #### **Procedures** #### **Procedure 1 – Board Assembly Part Number identification:** To determine the Board Assembly Part Number and Revision, refer to the label applied to the surface of your product. The Assembly Part Number should be formatted as "P/N: 158395#-01L" where "#" is the letter module revision. ## **Procedure 2 – Device Configuration Flash (Calibration Metadata):** The user-accessible portion of the Device Calibration Flash is limited to a programmable calibration password which is exposed through an NI-RFSG attribute that can be programmed in LabVIEW. To clear this metadata, complete the following steps in an empty VI and run in LabVIEW: - 1. Open an RFSG session using the niRFSG Initialize VI. - 2. To clear/reset the calibration password: - a. Add the niRFSG Change External Calibration Password VI after the niRFSG Initialize VI. - **b.** Specify the current password in the "password" input of the niRFSG Change External Calibration Password VI. - **c.** Wire a string of 32 "0" characters to the "new password" input of the niRFSG Change External Calibration Password VI. - 3. Close the RFSG session using the niRFSG Close VI. #### **Terms and Definitions** #### **Cycle Power:** The process of completely removing power from the device and its components and allowing for adequate discharge. This process includes a complete shutdown of the PC and/or chassis containing the device; a reboot is not sufficient for the completion of this process. #### **Volatile Memory:** Requires power to maintain the stored information. When power is removed from this memory, its contents are lost. This type of memory typically contains application specific data such as capture waveforms. #### **Non-Volatile Memory:** Power is not required to maintain the stored information. Device retains its contents when power is removed. This type of memory typically contains information necessary to boot, configure, or calibrate the product or may include device power up states. #### **User Accessible:** The component is read and/or write addressable such that a user can store arbitrary information to the component from the host using a publicly distributed NI tool, such as a Driver API, the System Configuration API, or MAX. ## **System Accessible:** The component is read and/or write addressable from the host without the need to physically alter the product. # Clearing: Per NIST Special Publication 800-88 Revision 1, "clearing" is a logical technique to sanitize data in all User Accessible storage locations for protection against simple non-invasive data recovery techniques using the same interface available to the user; typically applied through the standard read and write commands to the storage device. #### Sanitization: Per NIST Special Publication 800-88 Revision 1, "sanitization" is a process to render access to "Target Data" on the media infeasible for a given level of effort. In this document, clearing is the degree of sanitization described. **Notice:** This document is subject to change without notice. For the most recent version, visit <u>ni.com/manuals</u>. # **Customers Support** Contact: 866-275-6964 support@ni.com 1-800-915-6216 NATIONAL INSTRUMENTS PXIe-5840 Vector Signal Transceiver [pdf] User Guide 158395E-01L or later, PXIe-5840, PXIe-5840 Vector Signal Transceiver, Vector Signal Transceiver, Signal Transceiver, Transceiver # References - Product Documentation NI - /W PXIe-5840 National Instruments PXI Vector Signal Transceiver | Apex Waves Manuals+,