# **MAXIM 5-Pin Microprocessor Supervisory Circuits** Instructions Home » MAXIM » MAXIM 5-Pin Microprocessor Supervisory Circuits Instructions #### **Contents** - 1 MAXIM 5-Pin Microprocessor Supervisory Circuits - **2 General Description** - 3 Features - **4 Pin Configurations** - **5 ELECTRICAL CHARACTERISTICS** - **6 Typical Operating Characteristics** - 7 Pin Description - **8 Detailed Description** - **8.1 RESET Output** - 8.2 Manual Reset Input (MAX823/MAX825) - 8.3 Watchdog Input (MAX823/MAX824) - **9 Applications Information** - 9.1 Watchdog Input Current - 9.2 Watchdog Software Considerations (MAX823/MAX824) - 9.3 Typical Operating Circuit - 10 Package Information - 11 Documents / Resources - 11.1 References - 12 Related Posts # **MAXIM 5-Pin Microprocessor Supervisory Circuits** # **General Description** The MAX823/MAX824/MAX825 microprocessor ( $\mu$ P) supervisory circuits combine reset output, watchdog, and manual reset input functions in 5-pin SOT23 and SC70 packages. They significantly improve system reliability and accuracy compared to separate ICs or discrete components. The MAX823/MAX824/MAX825 are specifically designed to ignore fast transients on VCC. Seven preprogrammed reset threshold voltages are available (see Reset Threshold Table). All three devices have an active-low reset output, which is guaranteed to be in the correct state for VCC down to 1V. The MAX823 also offers a watchdog input and manual reset input. The MAX824 offers a watchdog input and a complementary active-high reset. The MAX825 offers a manual reset input and a complementary active-high reset. The Selector Guide explains the functions offered in this series of parts. ### **Applications** - Computers and Controllers Embedded Controllers - · Intelligent Instruments - Automotive Systems - Critical µP Monitoring - Portable/Battery-Powered Equipment #### **Reset Threshold Table** | SUFFIX | RESET THRESHOLD (V) | |---------------|---------------------| | L | 4.63 | | М | 4.38 | | Т | 3.08 | | S | 2.93 | | R | 2.63 | | Z (SC70 only) | 2.32 | | Y (SC70 only) | 2.19 | ### **Features** - Precision Monitoring of +2.5V, +3V, +3.3V, and + 5V Power Supplies - Operating Current: 6µA (MAX823L/M) (SC70) 2µA (MAX825T/S/R/Z/Y) (SC70) - Fully Specified Over Temperature - 140ms min Power-On Reset - Guaranteed RESET Valid to VCC = 1V - Power-Supply Transient Immunity - Watchdog Timer with 1.6s Timeout (MAX823/MAX824) - Manual Reset Input (MAX823/MAX825) - No External Components # **Ordering Information** | PART† | TEMP. RANGE | PIN-PACKAGE | |--------------|-----------------|-------------| | MAX823_EXK-T | -40°C to +85°C | 5 SC70-5 | | MAX823_EUK-T | -40°C to +125°C | 5 SOT23-5 | | MAX824_EXK-T | -40°C to +85°C | 5 SC70-5 | †Insert the desired suffix letter (from the Reset Threshold table) into the blank to complete the part number. All devices are available in tape-and-reel only. There is a 2500 piece minimum order increment. Devices are available in both leaded and lead-free packaging. Specify lead-free by replacing "-T" with "+T" when ordering. #### **Selector Guide** | FUNCTION | MAX823 | MAX824 | MAX825 | |--------------------|--------|--------|--------| | Active-Low Reset | • | • | • | | Active-High Reset | _ | 1 | 1 | | Watchdog Input | 1 | 1 | _ | | Manual Reset Input | 1 | _ | • | Typical Operating Circuit appears at end of data sheet. Marking Information appears at end of data sheet. # **Pin Configurations** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** (VCC = +4.75V to +5.5V for MAX82\_L, VCC = +4.5V to +5.5V for MAX82\_M, VCC = +3.15V to +3.6V for MAX82\_T, VCC = +3.6V for MAX82\_S, VCC = +2.7V to +3.6V for MAX82\_R, VCC = +2.38V to +2.75V for MAX82\_Z, VCC = +2.25V to +2.75V for MAX82\_Y, TA = TMIN to TMAX, TA = -40°C to +85°C (SC70), TA = -40°C to +125°C (SOT23), unless otherwise noted. Typical values are at TA = +25°C.) (Note 1) | PARAMETER | SYMB<br>OL | CONDITIONS | | MIN | ТҮР | MAX | UNIT<br>S | | |--------------------------|--------------------|------------------------------------------|------------------------------------|------------------|------|------|-----------|---| | Operating Valters Dance | V00 | TA = 0°C to +70°C<br>TA = TMIN to $TMAX$ | | 1.0 | | 5.5 | V | | | Operating Voltage Range | VCC | | | 1.2 | | | | | | | | WDI and MR | MAX823L/M MAX<br>824L/M | | 10 | 24 | | | | Supply Current (SOT23 On | ISUPP | unconnected | MAX823T/S/R/Z/Y<br>MAX824T/S/R/Z/Y | | 5 | 12 | | | | ly) | LY | MD | MAX825L/M | | 4.5 | 12 | μΑ | | | | | MR unconnected | MAX825T/S/R/Z/Y | | 3 | 8 | 1 | | | | | WDI and MR | MAX823L/M MAX<br>824L/M | | 6 | 17 | | | | Supply Current (SC70 Onl | ISUPP | unconnected | MAX823T/S/R/Z/Y<br>MAX824T/S/R/Z/Y | | 4 | 12 | | | | y) | LY | MD | MAX825L/M | | 3 | 8 | μΑ | | | | | MR unconnected | MAX825T/S/R/Z/Y | | 2 | 6 | 1 | | | | MAX82_L<br>MAX82_M | TA = +25°C | 4.56 | 4.63 | 4.70 | | | | | | | TA = TMIN to TMA | 4.50 | | 4.75 | | | | | | | TA = +25°C | 4.31 | 4.38 | 4.45 | 1 | | | | | | TA = TMIN to TMA | 4.25 | | 4.50 | | | | | | | | TA = +25°C | 3.04 | 3.08 | 3.11 | | | | | | MAX82_T | TA = TMIN to TMA | 3.00 | | 3.15 | | | | | | MAX82_S | | TA = +25°C | 2.89 | 2.93 | 2.96 | | | | | | TA = TMIN to TMA | 2.85 | | 3.00 | | | | | | | TA = +25°C | 2.59 | 2.63 | 2.66 | | | | Reset Threshold | VRST | VRST | MAX82_R | TA = TMIN to TMA | 2.55 | | 2.70 | V | | | | MAX82_Z | TA = +25°C | 2.28 | 2.32 | 2.35 | | | | | | (SC70 only) | TA = TMIN to TMA | 2.25 | | 2.38 | | | | | | MAX82_Y | TA = +25°C | 2.16 | 2.19 | 2.22 | | | | | | (SC70 only) | TA = TMIN to TMA | 2.13 | | 2.25 | | | | PARAMETER | SYMB<br>OL | CONDITIONS | MIN<br>AX | TYP | M | UNIT<br>S | |------------------------------------------|------------|-----------------------------------------------------------------------|------------|------|----|-----------| | Ponet Throphold Unatarasis | | MAX82_L/M | 10 | | | m\/ | | Reset Threshold Hysteresis | | MAX82_T/S/R/Z/Y | 5 | | | - mV | | Reset Threshold Temperatu re Coefficient | | | 40 | | | ppm/° | | Reset Timeout Period | tRP | | 140<br>80 | 200 | 2 | ms | | VCC to RESET Delay | | VRST – VCC = 100mV | 20 | | | ms | | | | MAX82_L/M, VCC = VRST max, ISOU<br>RCE = 120mA | VCC - | 1.5 | | | | | VOH | MAX82_T/S/R/Z/Y, VCC = VRST max, ISOURCE = 30mA | 0.8 × \ | /CC | | | | | | MAX82_L/M, VCC = VRST min, ISINK = 3.2mA | 0.4 | | | - | | | | MAX82_T/S/R/Z/Y VCC = VRST min, I<br>SINK = 1.2mA | 0.3 | | | | | RESET Output Voltage | | TA = 0°C to +70°C, VCC = 1V, | | | | | | | VOL | VCC falling, ISINK = 50mA | 0.3 | | | | | | | TA = TMIN to TMAX, VCC = 1.2V, | | | | V | | | | VCC falling, VBATT = 0V, ISINK = 100 mA | | | | | | RESET Output Short-Circuit | SOUR | MAX82_L/M, RESET = 0V, VCC = 5.5<br>V | 800 | | | - mA | | Current (Note 2) | CE | MAX82_T/S/R/Z/Y, RESET = 0V, VCC = 3.6V | 400 | | | IIIA | | | VOH | VCC > 1.8V, ISOURCE = 150mA | 0.8 × \ | /CC | | | | | | MAX824L/M, MAX825L/M, | | | | | | | | VCC = VRST max, ISINK = 3.2mA | 0.4 | | | | | RESET Output Voltage | VOL | MAX824T/S/R/Z/Y,<br>MAX825T/S/R/Z/Y, VCC = VRST max,<br>ISINK = 1.2mA | 0.3 | | | V | | WATCHDOG INPUT (MAX82 | 23/MAX82 | 24) | 1 | | | | | Watchdog Timeout Period | tWD | | 1.12<br>40 | 1.60 | 2. | s | | WDI Pulse Width | tWDI | VIL = 0.4V, VIH = 0.8 × VCC | 50 | | | ns | | | VIL | | 0.3 × \ | /CC | | | | WDI Input Voltage (Note 3) | | | | | | V | | | VIH | | 0.7 × VC | CC | | |----------------------------|-----|-------------------------|----------|-----|----| | WDI Input Current (Note 4) | | WDI = VCC, time average | 120 | 160 | mA | | WDI Input Guirent (Note 4) | | WDI = 0, time average | -20 | -15 | | | PARAMETER | SYMB<br>OL | CONDITIONS | MIN TYP M<br>AX | UNIT<br>S | |-----------------------------------------------|------------|------------|-----------------|-----------| | MANUAL RESET INPUT (MA | AX823/M | AX825) | | | | MR Input Voltage | VIL | | 0.3 × VCC | V | | | VIH | | 0.7 × VCC | | | MR Pulse Width | | | 1.0 | ms | | MR Noise Immunity (pulse width with no reset) | | | 100 | ns | | MR to Reset Delay | | | 500 | ns | | MR Pullup Resistance (inter nal) | | | 35 52 7<br>5 | kW | Note 1: Over-temperature limits are guaranteed by design and not production tested. Note 2: The RESET short-circuit current is the maximum pullup current when RESET is driven low by a $\mu P$ bidirectional reset pin. Note 3: WDI is internally serviced within the watchdog period if WDI is left unconnected. **Note 4:** The WDI input current is specified as the average input current when the WDI input is driven high or low. The WDI input is designed to drive a three-stated output device with a 10µA maximum leakage current and a maximum capacitive load of 200pF. This output device must be able to source and sink at least 200µA when active. # **Typical Operating Characteristics** MAX823\_, VCC = +5V, TA = +25°C, unless otherwise noted.) # **Pin Description** | PIN | | | | | |------------|------------|------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX82<br>3 | MAX82<br>4 | MAX82<br>5 | NAME | FUNCTION | | 1 | 1 | 1 | RESET | Active-Low Reset Output. Pulses low for 200ms when triggered, and remains low whenever VCC is below the reset threshold or when MR is a logic low. It remains low for 200ms after one of the following occurs: VCC rises above the reset threshold, the watchdog triggers a reset, or MR goes low to high. | | 2 | 2 | 2 | GND | Ground | | 3 | _ | 4 | MR | Manual Reset Input. A logic low on MR asserts reset. Reset remains asserted as long as MR is held low and for 200ms after MR returns h igh. The active-low input has an internal 52kW pullup resistor. It can be driven from a CMOS logic line or shorted to ground with a switch. Leave open or connect to VCC if unused. | | _ | 3 | 3 | RESET | Active-High Reset Output. Inverse of RESET. | | 4 | 4 | _ | WDI | Watchdog Input. If WDI remains either high or low for longer than the watch- dog timeout period, the internal watchdog timer runs out and a reset is trig- gered. The internal watchdog timer clears whenever r eset is asserted, or whenever WDI sees a rising or falling edge. If W DI is left unconnected or is connected to a three-stated buffer output , the watchdog feature is disabled. | | 5 | 5 | 5 | VCC | Supply Voltage | # **Detailed Description** #### **RESET Output** A microprocessor's ( $\mu$ P's) reset input starts the $\mu$ P in a known state. The MAX823/MAX824/MAX825 $\mu$ P supervisory circuits assert a reset to prevent code-execution errors during power-up, power-down, and brownout conditions. RESET is guaranteed to be a logic low for VCC down to 1V. Once VCC exceeds the reset thresh-old, an internal timer keeps RESET low for the specified reset timeout period (tRP); after this interval, RESET returns high (Figure 2). If a brownout condition occurs (VCC dips below the reset threshold), RESET goes low. Each time RESET is asserted it stays low for the reset timeout period. Any time VCC goes below the reset threshold the internal timer restarts. RESET both sources and sinks current. RESET on the MAX824/MAX825 is the inverse of RESET. ### Manual Reset Input (MAX823/MAX825) Many $\mu$ P-based products require manual reset capability, allowing the operator, a test technician, or external logic circuitry to initiate a reset. On the MAX823/MAX825, a logic low on MR asserts reset. Reset remains asserted while MR is low, and for tRP (200ms nominal) after it returns high. MR has an internal $52k\Omega$ pullup resistor, so it can be left open if not used. This input can be driven with CMOS logic levels or with open-drain/collector outputs. Connect a normally open momentary switch from MR to GND to create a manual-reset function; external debounce circuitry is not required. If MR is driven from long cables or the device is used in a noisy environment, connect a $0.1\mu$ F capacitor from MR to GND to provide additional noise immunity. Figure 2. Reset Timing Diagram #### Watchdog Input (MAX823/MAX824) In the MAX823/MAX824, the watchdog circuit monitors the $\mu$ P's activity. If the $\mu$ P does not toggle the watchdog input (WDI) within tWD (1.6s), reset asserts. The internal 1.6s timer is cleared by either a reset pulse or by toggling WDI, which detects pulses as short as 50ns. While reset is asserted, the timer remains cleared and does not count. As soon as reset is released, the timer starts counting (Figure 3). Disable the watchdog function by leaving WDI unconnected or by three-stating the driver connected to WDI. The watchdog input is internally driven low during the first 7/8 of the watchdog timeout period and high for the last 1/8 of the watchdog timeout period. When WDI is left unconnected, this internal driver clears the 1.6s timer every 1.4s. When WDI is three-stated or unconnected, the maximum allowable leakage current is $10\mu$ A and the maximum allowable load capacitance is 200pF. Figure 3. MAX823/MAX824 Watchdog Timing Relationship ### **Applications Information** The MAX823/MAX824 WDI inputs are internally driven through a buffer and series resistor from the watchdog counter (Figure 1). When WDI is left unconnected, the watchdog timer is serviced within the watchdog timeout period by a low-high-low pulse from the counter chain. For minimum watchdog input current (minimum overall power consumption), leave WDI low for the majority of the watchdog timeout period, pulsing it low-high-low once within the first 7/8 of the watchdog timeout period to reset the watchdog timer. If WDI is externally driven high for the majority of the timeout period, up to 160µA can flow into WDI. ### Interfacing to µPs with Bidirectional Reset Pins The RESET output maximum pullup current is $800\mu A$ for L/M versions ( $400\mu A$ for T/S/R/Z/Y versions). This allows $\mu Ps$ with bidirectional resets, such as the 68HC11, to force RESET low when the MAX823/MAX824/MAX825 are pulling RESET high (Figure 4). Figure 4. Interfacing to μPs with Bidirectional Resets ### **Negative-Going VCC Transients** These supervisors are relatively immune to short-duration, negative-going VCC transients (glitches), which usually do not require the entire system to shut down. Resets are issued to the $\mu$ P during power-up, power-down, and brownout conditions. The Typical Operating Characteristics show a graph of the MAX823\_'s Maximum VCC Transient Duration vs. Reset Threshold Overdrive, for which reset pulses are not generated. The graph was produced using nega-tive-going VCC pulses, starting at 5V and ending below the reset threshold by the magnitude indicated (reset threshold overdrive). The graph shows the maximum pulse width that a negative-going VCC transient can typically have without triggering a reset pulse. As the amplitude of the transient increases (i.e., goes farther below the reset threshold), the maximum allowable pulse width decreases. An optional 0.1µF bypass capacitor mounted close to VCC provides additional transient immunity. One way to help the watchdog timer monitor software execution more closely is to set and reset the watchdog input at different points in the program, rather than pulsing the watchdog input high-low-high or low-high-low. This technique avoids a stuck loop, in which the watchdog timer would continue to be reset inside the loop, keeping the watchdog from timing out. Figure 5 shows an example of a flow diagram where the I/O driving the watchdog input is set high at the beginning of the program, set low at the beginning of every subroutine or loop, then set high again when the pro-gram returns to the beginning. If the program should hang in any subroutine, the problem would quickly be corrected, since the I/O is continually set low and the watchdog timer is allowed to time out, causing a reset or interrupt to be issued. As described in the Watchdog Input Current section, this scheme results in higher time average WDI input current than does leaving WDI low for the majority of the timeout period and periodically pulsing it low-high-low. Figure 5. Watchdog Flow Diagram ### **Typical Operating Circuit** # **Ordering Information** | PART† | TEMP. RANGE | PIN-PACKAGE | |--------------|-----------------|-------------| | MAX824_EUK-T | -40°C to +125°C | 5 SOT23-5 | | MAX825_EXK-T | -40°C to +85°C | 5 SC70-5 | | MAX825_EUK-T | -40°C to +125°C | 5 SOT23-5 | †Insert the desired suffix letter (from the Reset Threshold table) into the blank to complete the part number. All devices are available in tape-and-reel only. There is a 2,500 piece minimum order increment. Devices are available in both leaded and lead-free packaging. Specify lead-free by replacing "-T" with "+T" when ordering. # **Marking Information** # **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages.">www.maxim-ic.com/packages.</a>) | SYMBOL | MIN | MAX | | |--------|-----------|------|--| | Α | 0.90 | 1.45 | | | A1 | 0.00 | 0.15 | | | A2 | 0.90 | 1.30 | | | b | 0.35 | 0.50 | | | С | 0.08 | 0.20 | | | D | 2.80 | 3.00 | | | E | 2.60 | 3.00 | | | E1 | 1.50 | 1.75 | | | L | 0.35 | 0.60 | | | L1 | 0.60 REF | | | | 6 | 0.95 BSC. | | | | e1 | 1.90 BSC. | | | | a | 0° | 8* | | ### **Documents / Resources** MAXIM 5-Pin Microprocessor Supervisory Circuits [pdf] Instructions 5-Pin Microprocessor Supervisory Circuits, Supervisory Circuits with Watchdog Timer and Man ual Reset ### References - Mixed-signal and digital signal processing ICs | Analog Devices - <u>Mixed-signal and digital signal processing ICs | Analog Devices</u> Manuals+,