# MATRIX CLRC663-NXP MIFARE Reader Module User Manual Home » MATRIX » MATRIX CLRC663-NXP MIFARE Reader Module User Manual #### **Contents** - 1 MATRIX CLRC663-NXP MIFARE Reader Module - **2 Product Information** - **3 Product Usage Instructions** - 4 Overview CLRC663-NXP - **5 Quick Reference Data** - **6 Limiting Values** - 7 Characteristics - **8 Regulatory Information** - 9 Disposal of Products/Components after End-Of- - 10 Documents / Resources - 10.1 References - 11 Related Posts **MATRIX CLRC663-NXP MIFARE Reader Module** ### **Product Information** #### **Documentation Disclaimer** Matrix Comsec reserves the right to make changes in the design or components of the product as engineering and manufacturing may warrant. Specifications are subject to change without notice. This is a general documentation for all variants of the product. The product may not support all the features and facilities described in the documentation. Neither Matrix Comsec nor its affiliates shall be liable to the buyer of this product or third parties for damages, losses, costs or expenses incurred by the buyer or third parties as a result of: accident, misuse or abuse of this product or unauthorized modifications, repairs or alterations to this product or failure to strictly comply with Matrix Comsec operating and maintenance instructions. ### Warranty For product registration and warranty related details, please visit <a href="http://www.matrixaccesscontrol.com/product-registration-form.html">http://www.matrixaccesscontrol.com/product-registration-form.html</a> # Copyright All rights reserved. No part of this user manual may be copied or reproduced in any form or by any means without the prior written consent of Matrix Comsec. # Version Version 1 Release date: January 5, 2023 # **Contents** - Overview CLRC663-NXP - 2. Features and Benefits - 3. Applications - 4. Quick Reference Data - 5. Block Diagram - 6. Pinning Information - 7. Limiting Values - 8. Recommended Operating Conditions - 9. Thermal Characteristics - 10. Characteristics - 11. Application Information - 12. Handling Information - 13. Regulatory Information - 14. Disposal of Products/Components after End-Of-Life # **Product Usage Instructions** #### Overview - CLRC663-NXP The CLRC663-NXP is a multi-protocol NFC front-end IC that supports various operating modes. # **Operating Modes:** - ISO/IEC 14443A - MIFARE Classic IC-based cards and transponders The CLRC663-NXP's internal transmitter can drive a reader/writer antenna designed to communicate with ISO/IEC 14443A and MIFARE Classic IC-based cards and transponders without additional active circuitry. The digital module manages the complete ISO/IEC 14443A framing and error detection functionality (parity and CRC). Please refer to the corresponding sections in the user manual for detailed information on features, benefits, applications, quick reference data, block diagram, pinning information, limiting values, recommended operating conditions, thermal characteristics, characteristics, application information, handling information, regulatory information, and disposal of products/components after end-of-life. #### **Documentation Disclaimer** Matrix Comsec reserves the right to make changes in the design or components of the product as engineering and manufacturing may warrant. Specifications are subject to change without notice. This is a general documentation for all variants of the product. The product may not support all the features and facilities described in the documentation. Information in this documentation may change from time to time. Matrix Comsec reserves the right to revise information in this publication for any reason without prior notice. Matrix Comsec makes no warranties with respect to this documentation and disclaims any implied warranties. While every precaution has been taken in the preparation of this system manual, Matrix Comsec assumes no responsibility for errors or omissions. Neither is any liability assumed for damages resulting from the use of the information contained herein. Neither Matrix Comsec nor its affiliates shall be liable to the buyer of this product or third parties for damages, losses, costs or expenses incurred by the buyer or third parties as a result of: accident, misuse or abuse of this product or unauthorized modifications, repairs or alterations to this product or failure to strictly comply with Matrix Comsec operating and maintenance instructions. ### Warranty For product registration and warranty related details visit us at: <a href="http://www.matrixaccesscontrol.com/product-registration-form.html">http://www.matrixaccesscontrol.com/product-registration-form.html</a> ## Copyright All rights reserved. No part of this user manual may be copied or reproduced in any form or by any means without the prior written consent of Matrix Comsec. #### Version 1 Release date: January 5, 2023 ### Overview - CLRC663-NXP The CLRC663-NXP multi-protocol NFC front-end IC supports the following operating modes: - Read/write mode supporting ISO/IEC 14443 type A and MIFARE Classic communication mode - Read/write mode supporting ISO/IEC 14443B - Read/write mode supporting JIS X 6319-4 (comparable with FeliCa)1 - Passive initiator mode according to ISO/IEC 18092 - Read/write mode supporting ISO/IEC 15693 - Read/write mode supporting ICODE EPC UID/ EPC OTP - Read/write mode supporting ISO/IEC 18000-3 mode 3/ EPC Class-1 HF The CLRC663-NXP's internal transmitter is able to drive a reader/writer antenna designed to communicate with ISO/IEC 14443A and MIFARE Classic IC-based cards and transponders without additional active circuitry. The digital module manages the complete ISO/IEC 14443A framing and error detection functionality (parity and CRC). The CLRC663-NXP supports MIFARE Classic with 1 kB memory, MIFARE Classic with 4 kB memory, MIFARE Ultralight, MIFARE Ultralight C, MIFARE Plus and MIFARE DESFire products. The CLRC663-NXP supports higher transfer speeds of the MIFARE product family up to 848 kbit/s in both directions. The CLRC663-NXP supports layer 2 and 3 of the ISO/IEC 14443B reader/writer communication scheme except anti-collision. The anti-collision needs to be implemented in the firmware of the host controller as well as in the upper layers. The CLRC663-NXP is able to demodulate and decode FeliCa coded signals. The FeliCa receiver part provides the demodulation and decoding circuitry for FeliCa coded signals. The CLRC663-NXP handles the FeliCa framing and error detection such as CRC. The CLRC663-NXP supports FeliCa higher transfer speeds of up to 424 kbit/s in both directions. The CLRC663-NXP is supporting the P2P passive initiator mode in accordance with ISO/IEC 18092. The CLRC663-NXP supports the vicinity protocol according to ISO/IEC15693, EPC UID and ISO/IEC 18000-3 mode 3/ EPC Class-1 HF. ## The following host interfaces are supported: - Serial Peripheral Interface (SPI) - Serial UART (similar to RS232 with voltage levels dependent on pin voltage supply) - I2C-bus interface (two versions are implemented: I2C and I2CL) The CLRC663-NXP supports the connection of a secure access module (SAM). A dedicated separate I2C interface is implemented for a connection of the SAM. The SAM can be used for high secure key storage and acts as a very performant crypto-coprocessor. A dedicated SAM is available for connection to the CLRC663-NXP. In this document, the term "MIFARE Classic card" refers to a MIFARE Classic IC-based contactless card. ### **Features and Benefits** - Includes NXP ISO/IEC14443-A and Innovatron ISO/IEC14443-B intellectual property licensing rights - High performance multi-protocol NFC frontend for transfer speed up to 848 kbit/s - Supports ISO/IEC 14443 type A, MIFARE Classic, ISO/IEC 14443 B and FeliCa reader modes - P2P passive initiator mode in accordance with ISO/IEC 18092 - Supports ISO/IEC15693, ICODE EPC UID and ISO/IEC 18000-3 mode 3/ EPC Class-1 HF - Supports MIFARE Classic product encryption by hardware in read/write mode. Allows reading cards based on MIFARE Ultralight, MIFARE Classic with 1 kB memory, MIFARE Classic with 4 kB memory, MIFARE DESFire EV1, MIFARE DESFire EV2 and MIFARE Plus ICs - Low-Power Card Detection - Compliance to EMV contactless protocol specification on RF level can be achieved - Supported host interfaces: - SPI up to 10 Mbit/s - I2C-bus interfaces up to 400 kBd in Fast mode, up to 1000 kBd in Fast mode plus - RS232 Serial UART up to 1228.8 kBd, with voltage levels dependent on pin voltage supply - Separate I2C-bus interface for connection of a secure access module (SAM) - FIFO buffer with size of 512 bytes for highest transaction performance - Flexible and efficient power-saving modes including hard power down, standby and low-power card detection - Cost saving by integrated PLL to derive system clock from 27.12 MHz RF quartz crystal - 3.0 V to 5.5 V power supply (CLRC66301, CLRC66302) 2.5 V to 5.5 V power supply (CLRC66303) - Up to 8 free programmable input/output pins - Typical operating distance in read/write mode for communication to a ISO/IEC 14443 type A and MIFARE Classic card up to 12 cm, depending on the antenna size and tuning - Two package options are available for the CLRC66303: - HVQFN32: Package with wettable flanks easing the soldering process and quality control of soldered parts - VFBGA36: Smallest package with optimized pin configuration for simple PCB layout - The version CLRC66303 offers a more flexible configuration for Low-Power Card detection compared to the CLRC66301 and CLRC66302 with the new register LPCD\_OPTIONS. In addition, the CLRC66303 offers new additional settings for the Load Protocol which fit very well to smaller antennas. The CLRC66303 is therefore the recommended version for new designs ### **Applications** - Industrial - · Access control - Gaming #### **Quick Reference Data** ## CLR66301 and CLRC66302 | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|-------------------------------|---------------------------|-----|-----|-----|-----------------|------| | V <sub>DD</sub> | supply voltage | A | | 3.0 | 5.0 | 5.5 | V | | V <sub>DD(PVDD)</sub> | PVDD supply voltage | | [1] | 3.0 | 5.0 | V <sub>DD</sub> | V | | V <sub>DD(TVDD)</sub> | TVDD supply voltage | | | 3.0 | 5.0 | 5.5 | ٧ | | I <sub>pd</sub> | power-down current | PDOWN pin pulled HIGH | [2] | - | 8 | 40 | nA | | IDD | supply current | | | 2 | 17 | 20 | mA | | I <sub>DD(TVDD)</sub> | TVDD supply current | | | - | 100 | 250 | mA | | T <sub>amb</sub> | operating ambient temperature | | | -25 | +25 | +85 | °C | | T <sub>stg</sub> | storage temperature | no supply voltage applied | - 4 | -55 | +25 | +125 | °C | 1. VDD(PVDD) must always be the same or lower voltage than VDD. 2. Ipd is the sum of all supply currents # **CLRC66303** | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----------------|------| | V <sub>DD</sub> | supply voltage | | | 2.5 | 5.0 | 5.5 | ٧ | | V <sub>DD(PVDD)</sub> | PVDD supply voltage | | [1] | 2.5 | 5.0 | V <sub>DD</sub> | V | | V <sub>DD(TVDD)</sub> | TVDD supply voltage | | | 2.5 | 5.0 | 5.5 | V | | I <sub>pd</sub> | power-down current | PDOWN pin pulled HIGH | [2] | 2. | 8 | 40 | nA | | IDD | supply current | | | 2 | 17 | 20 | mA | | IDD(TVDD) | TVDD supply current | recommended operation | | - | 180 | 350 | mA | | | | absolute limiting value | | - | - | 500 | mA | | T <sub>amb</sub> | operating ambient temperature | device mounled on PCB which<br>allows sufficient heat dissipation for<br>the actual power dissipation of the<br>device | | -40 | +25 | +105 | °C | | T <sub>stg</sub> | storage temperature | no supply voltage applied | | -55 | +25 | +125 | °C | - 1. VDD(PVDD) must always be the same or lower voltage than VDD. - 2. Ipd is the sum of all supply currents # **Block Diagram** # **Pinning Information** Pin-out Diagram VSS - heat sink connection Pinning configuration HVQFN32 (SOT617-1) # Pin Description - HVQFN32 | Pin | Symbol | Туре | Description | |-----|-------------|------|-------------------------------------------------------------------------| | 1 | TDO / OUT0 | 0 | test data output for boundary scan interface / general purpose output 0 | | 2 | TDI / OUT1 | I/O | test data input boundary scan interface / general purpose output 1 | | 3 | TMS / OUT2 | I/O | test mode select boundary scan interface / general purpose output 2 | | 4 | TCK / OUT3 | I/O | test clock boundary scan interface / general purpose output 3 | | 5 | SIGIN /OUT7 | I/O | Contactless communication interface output. / general purpose output 7 | | 6 | SIGOUT | 0 | Contactless communication interface input. | | 7 | DVDD | PWR | digital power supply buffer [1] | | 8 | VDD | PWR | power supply | | 9 | AVDD | PWR | analog power supply buffer [1] | | 10 | AUX1 | 0 | auxiliary outputs: Pin is used for analog test signal | | 11 | AUX2 | 0 | auxiliary outputs: Pin is used for analog test signal | | 12 | RXP | 1 | receiver input pin for the received RF signal. | | 13 | RXN | 1 | receiver input pin for the received RF signal. | | 14 | VMID | PWR | internal receiver reference voltage [1] | | 15 | TX2 | 0 | transmitter 2: delivers the modulated 13.56 MHz carrier | | 16 | TVSS | PWR | transmitter ground, supplies the output stage of TX1, TX2 | | 17 | TX1 | 0 | transmitter 1: delivers the modulated 13.56 MHz carrier | | 18 | TVDD | PWR | transmitter voltage supply | |----|-------------------|-----|---------------------------------------------------------------------------------------------| | | | | crystal oscillator input: Input to the inverting amplifier of the | | 19 | XTAL1 | I | oscillator. This pin is also the input for an externally generated clock (fosc = 27.12 MHz) | | | VTALO | | crystal oscillator output: output of the inverting amplifier of the | | 20 | XTAL2 | 0 | oscillator | | 21 | PDOWN | 1 | Power Down (RESET) | | 22 | CLKOUT / OUT<br>6 | 0 | clock output / general purpose output 6 | | 23 | SCL | 0 | Serial Clock line | | 24 | SDA | I/O | Serial Data Line | | 25 | PVDD | PWR | pad power supply | | 26 | IFSEL0 / OUT4 | 1 | host interface selection 0 / general purpose output 4 | | 27 | IFSEL1 / OUT5 | 1 | host interface selection 1 / general purpose output 5 | | 00 | IFO | 1/0 | interface pin, multifunction pin: Can be assigned to host interface | | 28 | IF0 | I/O | RS232, SPI, I2C, I2C-L | | | | | interface pin, multifunction pin: Can be assigned to host interface | | 29 | IF1 | I/O | SPI, I <sup>2</sup> C, I <sup>2</sup> C-L | | | | | interface pin, multifunction pin: Can be assigned to host interface | | 30 | IF2 | I/O | RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L | | | | | interface pin, multifunction pin: Can be assigned to host interface | | 31 | IF3 | I/O | RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L | | 32 | IRQ | 0 | interrupt request: output to signal an interrupt event | | 33 | VSS | PWR | ground and heat sink connection | 1. This pin is used for connection of a buffer capacitor. Connection of a supply voltage might damage the device. # Pin Description – VFBGA36 | Symbol | Pin | Туре | Description | |--------|-----|------|-------------| | | | | | | IF2 A1 I/O RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L IF1 A2 I/O RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L IF2 A3 I/O RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L IF3 A3 I/O RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L IF3 A4 I host interface selection 1 / general purpose output 5 PVDD A5 PWR pad power supply PDOWN A6 I Power Down (RESET) IF3 B1 O interrupt request: output to signal an interrupt event TDI / OUT1 B2 I/O test data input boundary scan interface / general purpose output 1 TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 0 SCL B5 I Serial Clock line Crystal oscillator output: output of the inverting amplifier of the oscillator TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 TCK / OUT2 C3 I/O test clock boundary scan interface / general purpose output 3 SDA C5 I/O Serial Data Line | | | | interface pin, multifunction pin: Can be assigned to host interface | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|-----|-----------------------------------------------------------------------| | IF1 | IF2 | A1 | I/O | | | IFO A3 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L IFSEL1 A4 I host interface selection 1 / general purpose output 5 PVDD A5 PWR pad power supply PDOWN A6 I Power Down (RESET) IRQ B1 O interrupt request: output to signal an interrupt event TDI / OUT1 B2 I/O test data input boundary scan interface / general purpose output 1 TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 0 SCL B5 I Serial Clock line XTAL2 B6 O crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O test clock boundary scan interface / general purpose output 3 TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection | | | | interface pin, multifunction pin: Can be assigned to host interface | | IFSEL1 A4 I host interface selection 1 / general purpose output 5 PVDD A5 PWR pad power supply PDOWN A6 I Power Down (RESET) IRQ B1 O interrupt request: output to signal an interrupt event TD1 / OUT1 B2 I/O test data input boundary scan interface / general purpose output 1 TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 2 TDO / OUT0 B5 I Serial Clock line TXTAL2 B6 O crystal oscillator output: output of the inverting amplifier of the oscillator TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection | IF1 | A2 | I/O | RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L | | IFSEL1 A4 I host interface selection 1 / general purpose output 5 PVDD A6 PWR pad power supply PDOWN A6 I Power Down (RESET) IRQ B1 O interrupt request: output to signal an interrupt event TDI / OUT1 B2 I/O test data input boundary scan interface / general purpose output 1 TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 2 TDO / OUT0 B5 I Serial Clock line TXTAL2 B6 O Serial Clock line TCS / OUT2 C2 I/O test clock boundary scan interface / general purpose output oscillator TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | | | | interface pin, multifunction pin: Can be assigned to host interface | | PVDD A5 PWR pad power supply PDOWN A6 I Power Down (RESET) IRQ B1 O interrupt request: output to signal an interrupt event TDI / OUT1 B2 I/O test data input boundary scan interface / general purpose output 1 TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 0 SCL B5 I Serial Clock line TYAL2 B6 O crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I²C, I²C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | IF0 | A3 | I/O | RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L | | PDOWN A6 I Power Down (RESET) IRQ B1 O interrupt request: output to signal an interrupt event TDI / OUT1 B2 I/O test data input boundary scan interface / general purpose output 1 TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 0 SCL B5 I Serial Clock line XTAL2 B6 O crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I²C, I²C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | IFSEL1 | A4 | I | host interface selection 1 / general purpose output 5 | | IRQ B1 O interrupt request: output to signal an interrupt event TDI / OUT1 B2 I/O test data input boundary scan interface / general purpose output 1 TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 0 SCL B5 I Serial Clock line Crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T/ OUT6 C4 O clock output / general purpose output 6 | PVDD | A5 | PWR | pad power supply | | TDI / OUT1 B2 I/O test data input boundary scan interface / general purpose output 1 TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 0 SCL B5 I Serial Clock line XTAL2 B6 O crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I²C, I²C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | PDOWN | A6 | 1 | Power Down (RESET) | | OUT1 B2 I/O test data input boundary scan interface / general purpose output 1 TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 0 SCL B5 I Serial Clock line XTAL2 B6 O crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | IRQ | B1 | 0 | interrupt request: output to signal an interrupt event | | TMS / OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 0 SCL B5 I Serial Clock line XTAL2 B6 O crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I²C, I²C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | TDI / | | | | | OUT2 B3 I/O test mode select boundary scan interface / general purpose output 2 TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 0 SCL B5 I Serial Clock line XTAL2 B6 O crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I²C, I²C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | OUT1 | B2 | I/O | test data input boundary scan interface / general purpose output 1 | | TDO / OUT0 B4 O test data output for boundary scan interface / general purpose output 0 | TMS / | | | | | OUTO B4 O O O SCL B5 I Serial Clock line crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O Interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I²C, I²C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | OUT2 | B3 | I/O | test mode select boundary scan interface / general purpose output 2 | | SCL B5 I Serial Clock line Crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | TDO / | | | test data output for boundary scan interface / general purpose output | | Crystal oscillator output: output of the inverting amplifier of the oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | OUT0 | B4 | 0 | 0 | | XTAL2 B6 O oscillator IF3 C1 I/O interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | SCL | B5 | I | Serial Clock line | | interface pin, multifunction pin: Can be assigned to host interface RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | | | | crystal oscillator output: output of the inverting amplifier of the | | IF3 C1 I/O RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | XTAL2 | B6 | 0 | oscillator | | TCK / OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | | | | interface pin, multifunction pin: Can be assigned to host interface | | OUT2 C2 I/O test clock boundary scan interface / general purpose output 3 GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | IF3 | C1 | I/O | RS232, SPI, I <sup>2</sup> C, I <sup>2</sup> C-L | | GND C3 PWR ground and heat sink connection CLKOU T / OUT6 C4 O clock output / general purpose output 6 | TCK / | | | | | CLKOU T / OUT6 C4 O clock output / general purpose output 6 | OUT2 | C2 | I/O | test clock boundary scan interface / general purpose output 3 | | OUT6 C4 O clock output / general purpose output 6 | GND | C3 | PWR | ground and heat sink connection | | OUT6 C4 O clock output / general purpose output 6 | | | | | | | | C4 | 0 | clock output / general purpose output 6 | | SDA C5 I/O Serial Data Line | 0016 | | | | | | SDA | C5 | I/O | Serial Data Line | | XTAL1 | C6 | 1 | crystal oscillator input: Input to the inverting amplifier of the oscillator. T his pin is also the input for an externally generated clock (fosc = 27.12 MHz) | |-----------------|----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | DVDD | D1 | PWR | digital power supply buffer [1] | | SIGIN /<br>OUT7 | D2 | I/O | Contactless communication interface output. / general purpose output 7 | | GND | D3 | PWR | ground and heat sink connection | | GND | D4 | PWR | ground and heat sink connection | | GND | D5 | PWR | ground and heat sink connection | | TVDD | D6 | PWR | transmitter voltage supply | | VDD | E1 | PWR | power supply | | AUX1 | E2 | 0 | auxiliary output: Pin is used for analog test signal | | SIGOUT | E3 | 0 | Contactless communication interface input. | | AUX2 | E4 | 0 | auxiliary output: Pin is used for analog test signal | | IFSEL0 | E5 | 1 | host interface selection 0 / general purpose output 4 | | TX1 | E6 | 0 | transmitter 1: delivers the modulated 13.56 MHz carrier | | AVDD | F1 | PWR | analog power supply buffer [1] | | RXP | F2 | 1 | receiver input pin for the received RF signal. | | RXN | F3 | 1 | receiver input pin for the received RF signal. | | VMID | F4 | PWR | internal receiver reference voltage [1] | | TX2 | F5 | 0 | transmitter 2: delivers the modulated 13.56 MHz carrier | | TVSS | F6 | PWR | transmitter ground, supplies the output stage of TX1, TX2 | 1. This pin is used for connection of a buffer capacitor. Connection of a supply voltage might damage the device. # **Limiting Values** In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|---------------------------------|-----------------------------------------------------------|-------|------|------| | V <sub>DD</sub> | supply voltage | N N | -0.5 | +6.0 | V | | V <sub>DD(PVDD)</sub> | PVDD supply voltage | | -0.5 | +6.0 | V | | V <sub>DD(TVDD)</sub> | TVDD supply voltage | | -0.5 | +6.0 | V | | I <sub>DD(TVDD)</sub> | TVDD supply current | CLRC66301,CLRC66302 | - | 250 | mA | | | 9 | CLRC66303 | -% | 500 | mA | | V <sub>i(RXP)</sub> | input voltage on pin RXP | | -0.5 | +2.0 | V | | V <sub>i(RXN)</sub> | input voltage on pin RXN | | -0.5 | +2.0 | V | | P <sub>tot</sub> | tota power dissipation | perpackage | - | 1125 | mW | | V <sub>ESD</sub> | electrostatic discharge voltage | human body model (HBM) <sup>[1]</sup> ;<br>1500 Ω, 100 pF | -2000 | 2000 | V | | | | charge device model (CDM)[2] | -500 | 500 | V | | $T_{j(max)}$ | maximum junction<br>temperature | | | +150 | °C | | T <sub>stg</sub> | storage temperature | no supply voltage applied | -55 | +150 | °C | - 1. According to ANSI/ESDA/JEDEC JS-001. - 2. According to ANSI/ESDA/JEDEC JS-002. # **Recommended Operating Conditions** Exposure of the device to other conditions than specified in the Recommended Operating Conditions section for extended periods may affect device reliability. Electrical parameters (minimum, typical and maximum) of the device are guaranteed only when it is used within the recommended operating conditions. # Operating conditions CLRC66301, CLRC66302 | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|----------------------------------|------------------------------------------------------------------|-----|-----|-----|------|------| | V <sub>DD</sub> | supply voltage | | | 3.0 | 5.0 | 5.5 | V | | V <sub>DD(TVDD)</sub> | TVDD supply voltage | | [1] | 3.0 | 5.0 | 5.5 | V | | V <sub>DD(PVDD)</sub> | PVDD supply voltage | all host interfaces | | 3.0 | 5.0 | 5.5 | V | | T <sub>j(max)</sub> | maximum junction<br>temperature | - | | | - · | +125 | °C | | T <sub>amb</sub> | operating ambient<br>temperature | in still air with exposed pin soldered on a 4<br>layer JEDEC PCB | | -25 | +25 | +85 | °C | | T <sub>stg</sub> | storagetemperature | no supply voltage applied, relative humidity 4575% | | -45 | +25 | +125 | °C | 1. VDD(PVDD) must always be the same or lower than VDD. # Operating conditions CLRC66303 | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|-------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|------| | V <sub>DD</sub> | supply voltage | | | 2.5 | 5.0 | 5.5 | ٧ | | V <sub>DD(TVDB)</sub> | TVDD supply voltage | | [1] | 2.5 | 5.0 | 5.5 | V | | V <sub>DD(PVDD)</sub> | PVDD supply votage | all host interfaces except I2C interface | | 2.5 | 5.0 | 5.5 | ٧ | | | | all host interfaces ind. I2C interface | | 3.0 | 5.0 | 5.5 | ν | | T <sub>j(max)</sub> | maximum junction temperature | - | | - | - | +125 | °C | | T <sub>amb</sub> | operating ambient temperature | HVQFN32 package, in still airwith exposed<br>pin soldered on a 4 layer JEDEC PCB | | -40 | +25 | +105 | °C | | | XX | VFBGA36 package, in still air with exposed pin soldered on a 4 layer JEDEC PCB | | 10 | +26 | +86 | °C | | T <sub>stg</sub> | storagetempera:ure | no supply voltage applied, relative humidity<br>4575% | | -45 | +25 | +125 | °C | 1. VDD(PVDD) must always be the same or lower than VDD. # **Thermal Characteristics** # Thermal characteristics HVQFN32 | Symbol | Parameter | Conditions | Package | Тур | Unit | |---------------------------|---------------------------------------------|------------------------------------------------------------------|---------|-----|------| | $R_{\hat{m}(j\text{-}a)}$ | thermal resistance from junction to ambient | in still air with exposed pin soldered on a 4<br>layer JEDEC PCB | HVQFN32 | 40 | K/W | # Thermal characteristics VFBGA36 | Symbol | Parameter | Conditions | Package | Тур | Unit | |----------------------|---------------------------------------------|------------------------------------------------------------------|---------|-----|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in still air with exposed pin soldered on a 4<br>layer JEDEC PCB | VFBGA36 | 65 | K/W | # **Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------------|------| | Currento | onsumption | | | | | | | I <sub>DD</sub> | supply current | I <sub>DD</sub> = A <sub>VDD</sub> +D <sub>VDD</sub> ; modem<br>on (transmitter and<br>receiver are switched on) | - | 17 | 20 | mA | | | | I <sub>DD</sub> = A <sub>VDD</sub> +D <sub>VDD</sub> ; modem<br>off (transmitterand<br>receiver are switched off) | - | 0.45 | 0.5 | mA | | DD(PVDD) | PVDD supply current | no load on digital pins,<br>leakage current only | - | 0.5 | 5 | μΑ | | Ιπη(τνπη) | TVDD supply current | CLRC66301HN,<br>CLRC66302HN | - | 100 | 250 | mA | | | 10011000000000 | CLRC66303HN | - | 250 | 350 | mA | | l <sub>pd</sub> | power-down current | All OUTx pins floating | 9 | | 900 | | | | | ambient temp = +25 °C | - | 40 | 400 | nA | | | | ambient temp = -40°C<br>+85°C | - | 1.5 | 2.1 | μА | | | | CLRC66303: ambient temp<br>= +105 °C | - | 3.5 | 5.2 | μΑ | | Istry | standby current | All OUTx pins floating | 6 | | | | | | | ambient temp = 25 °C,<br> <sub>VDD</sub> + <sub>TVDD</sub> + <sub>PVDD</sub> | - | 3 | 6 | μА | | | | ambienttemp = -40°C<br>+105°C, I <sub>stov</sub> = I <sub>VDD</sub> +I <sub>TVDD</sub> +<br>I <sub>PVDD</sub> | - | 5.25 | 26 | | | I <sub>LPCD(sleep)</sub> | LPCD sleep current | All OUTx pins floating | 50 | | | | | | | LFO active, no RF field on, ambient temp = 25 °C | [1] | 3.3 | 6.3 | μА | | ILPCD(avera | t<br>cupPCD average current | All OUTx pins floating, TxLoad = 50 ohms. LPCD_FILTER = 0; Rfon duration = 10 us, RF-off duration 300ms; V <sub>TVDD</sub> = 3.0V; T <sub>amb</sub> = 25°C; I <sub>LPCD</sub> = I <sub>VDD</sub> +I <sub>TVDD</sub> + I <sub>PVDD</sub> | | 1 | 1 | J | | | | LPCD_TX_HIGH = 0, | - | 12 | - | μA | | | | LPCD_TX_HIGH = 1 | - | 23 | - | | | t <sub>RFON</sub> | RF-on time during LPCD | LPCD_TX_HIGH = 0;<br>TVDD=5.0 V<br>T=25°C; | - | 10 | - | μs | | | | LPCD_TX_HIGH = 1;<br>TVDD=5.0 V; T=25°C | = | 50 | <b>3</b> 3 | μs | # Buffer capacitors on AVDD, DVDD | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------|---------------------|-----------------------------|------| | CL | external buffer capacitor | AVDD | 220 | 470 | - | nF | | CL | external buffer capacitor | DVDD | 220 | 470 | 2 | nF | | IF SELO/C | naracteristics SIGIN/OUT7<br>OUT4, IF SEL1/OUT5, TCK/<br>OO/OUT0, IRQ, IF0, IF1, IF2 | | | | | | | l <sub>Li</sub> | input leakage current | output disabled | 0.0 | 50 | 500 | nA | | VIL | low-levelinput voltage | | -0.5 | - | 0.3 x V <sub>DD(PVDD)</sub> | ٧ | | V <sub>IH</sub> | high-level input voltage | | 0.7 x<br>V <sub>DD(PVDD)</sub> | V <sub>DD(PVD</sub> | DVDD(PVDD) + 0.5 | ٧ | | VoL | low-level output voltage | | 0.0 | 0.0 | 0.4 | ٧ | | V <sub>OH</sub> | high-level output voltage | If pins are used as output<br>OUTx, I <sub>OH</sub> = 4 mA driving<br>current for each pin | V <sub>DD(PVDD)</sub> -0.4 | V <sub>DD(PVD</sub> | ογοο(Ρνοο) | ٧ | | Cı | input capacitance | | 0.0 | 2.5 | 4.5 | pF | | Pin chara | acteristics PDOWN | | | | | | | V <sub>IL</sub> | low-level input voltage | | 0.0 | 0.0 | 0.4 | ٧ | | V <sub>IH</sub> | high-level input voltage | 11111 | 0.6 x V <sub>PVDD</sub> | V <sub>DD(PVD</sub> | ODVDD(PVDD) | ٧ | | Pull-up re | esistance for TCK, TMS, T | DI, IF2 | | - | MAN TAN TO SERVICE ST. 1 | | | R <sub>pu</sub> | pull-up resistance | | 50 | 72 | 120 | ΚΩ | | Pin chara | ecteristics AUX 1, AUX 2 | | | | | | | V <sub>o</sub> | output voltage | | 0.0 | - | 1.8 | ٧ | | CL | load capacitance | | 0.0 | 8 | 400 | pF | | | | | | | | | | Pin chara | cteristics RXP, RXN | | | | | | | V <sub>i(p)</sub> | input voltage | | 0 | 1.65 | 1.8 | ٧ | | Ci | input capacitance | | 2 | 3.5 | 5 | pF | | V <sub>mod(pp)</sub> | modulation voltage | $V_{mod(pp)} = V_{i(pp)(max)} - V_{i(pp)}$<br>(min) | - | 2.5 | _ | mV | | Pins TX1 | and TX2 | | | | | | | V <sub>o</sub> | output voltage | | V <sub>ss(TVSS)</sub> | -1 | V <sub>DD(TVDD)</sub> | ٧ | | R <sub>o</sub> | output resistance | CLRC66301, CLRC66302:<br>T=25°C, V <sub>DD(TVDD)</sub> = 5.0V | | 1.5 | _ | Ω | | | | CLRC66303: T=25°C,<br>V <sub>DD(TVDD)</sub> = 5.0V | - | 1.2 | <u> </u> | Ω | | Clock fre | quency Pin CLKOUT | | | | | | | f <sub>dlk</sub> | clockfrequency | configured to 27.12 MHz | - | 27.12 | - | MHz | | δ <sub>clk</sub> | clock duty cycle | | _ | 50 | - | % | | Crystal c | onnection XTAL1, XTAL2 | | | | | • | | $V_{o(p-p)}$ | peak-to-peak output<br>voltage | pin XTAL1 | - | 1.0 | - | V | | | <u> </u> | | | | | _ | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------------------------------|------------------------------------------------------|---------------------------|-------|-----------------------------|------| | Vi | inputvoltage | pin XTAL1 | 0.0 | - | 1.8 | V | | Ci | input capacitance | pin XTAL1 | | 3 | - | pF | | Crystal re | equirements | \$ | | | | | | f <sub>xtal</sub> | crystal frequency | ISO/IEC14443 compliancy | 27.12-14kHz | 27.12 | 27.12+14kHz | MHz | | ESR | equivalent series resistance | | 5 | 50 | 100 | Ω | | CL | load capacitance | i. | - 1 | 10 | - | pF | | P <sub>xtal</sub> | crystal power dissipation | | 1- | 50 | 100 | μW | | Input ch | aracteristics I/O Pin Chara | cteristics IF3-SDA in I2C configu | ration | | | | | lu | input leakage current | output disabled | | 2 | 100 | nA | | VIL | LOW-level input voltage | | -0.5 | 50 | +0.3 V <sub>DD(PVDD)</sub> | ٧ | | VIH | HIGH-levelinput voltage | | 0.7 V <sub>DD(PVDD)</sub> | | V <sub>DD(PVDD)</sub> + 0.5 | ٧ | | VoL | LOW-level output voltage | I <sub>OL</sub> = 3 mA | 2 | 2 | 0.3 | ٧ | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V; Standard<br>mode, Fast mode | 4 | 0 | - | mA | | | | V <sub>OL</sub> = 0.6 V; Standard<br>mode, Fast mode | 6 | | - | mA | | $t_{f(o)}$ | output fall time | Standard mode, Fast<br>mode, C <sub>L</sub> < 400 pF | -7 | -1 | 250 | ns | | | | Fast mode +; C <sub>L</sub> < 550 pF | -1 | 25 | 120 | ns | | t <sub>SP</sub> | pulse width of spikes that<br>must be suppressed by<br>the input filter | | 0 | 0 | 50 | ns | | Ci | input capacitance | | - | 3.5 | 5 | pF | | | | | | | | | | L | load capacitance | Standard mode | - | - | 400 | pF | | | | Fastmode | - | - | 550 | pF | | EK | EEPROM data retention time | T <sub>amb</sub> = +55 °C | 10 | - | - | yea | # **Application Information** NEEC EEPROM endurance cycles) (number of programming A typical application diagram using a complementary antenna connection to the CLRC663-NXP is shown in the following figure. 5 x 10<sup>5</sup> cycle The antenna tuning and RF part matching is described in the application note [1] and [2]. under all operating conditions Typical application antenna circuit diagram ### Antenna design description The matching circuit for the antenna consists of an EMC low pass filter (L0 and C0), a matching circuitry (C1 and C2), and a receiving circuits (R1 = R3, R2 = R4, C3 = C5 and C4 = C6;), and the antenna itself. The receiving circuit component values need to be designed for operation with the CLRC663-NXP. A re-use of dedicated antenna designs done for other products without adaptation of component values will result in degraded performance. ### **EMC low pass filter** The MIFARE product-based system operates at a frequency of 13.56 MHz. This frequency is derived from a quartz oscillator to clock the CLRC663-NXP and is also the basis for driving the antenna with the 13.56 MHz energy carrier. This will not only cause emitted power at 13.56 MHz but will also emit power at higher harmonics. The international EMC regulations define the amplitude of the emitted power in a broad frequency range. Thus, an appropriate filtering of the output signal is necessary to fulfill these regulations. Remark: The PCB layout has a major influence on the overall performance of the filter. ### **Antenna matching** Due to the impedance transformation of the given low pass filter, the antenna coil has to be matched to a certain impedance. The matching elements C1 and C2 can be estimated and have to be fine-tuned depending on the design of the antenna coil. The correct impedance matching is important to provide the optimum performance. The overall quality factor has to be considered to guarantee a proper ISO/IEC 14443 communication scheme. Environmental influences have to be considered as well as common EMC design rules. For details, refer to the NXP application notes. #### Receiving circuit The internal receiving concept of the CLRC663-NXP makes use both side-bands of the subcarrier load modulation of the card response via a differential receiving concept (RXP, RXN). No external filtering is required. It is recommended using the internally generated VMID potential as the input potential of pin RX. This DC voltage level of VMID has to be coupled to the Rx-pins via R2 and R4. To provide a stable DC reference voltage capacitances C4, C6 has to be connected between VMID and ground. Refer to the figure above. Considering the (AC) voltage limits at the Rx-pins the AC voltage divider of R1 + C3 and R2 as well as R3 + C5 and R4 has to be designed. Depending on the antenna coil design and the impedance matching, the voltage at the antenna coil varies from antenna design to antenna design. Therefore the recommended way to design the receiving circuit is to use the given values for R1(= R3), R2 (= R4), and C3 (= C5) from the above mentioned application note, and adjust the voltage at the RX-pins by varying R1(= R3) within the given limits. Remark: R2 and R4 are AC-wise connected to ground (via C4 and C6). #### Antenna coil The precise calculation of the antenna coils' inductance is not practicable but the inductance can be estimated using the following formula. We recommend designing an antenna either with a circular or rectangular shape. $$L_1 = 2 \cdot I_1 \cdot \left( \ln \left( \frac{l_1}{D_1} \right) + - K \right) N_1^{1,8}$$ (4) - I1 Length in cm of one turn of the conductor loop - D1 Diameter of the wire or width of the PCB conductor respectively - K Antenna shape factor (K = 1.07 for circular antennas and K = 1.47 for square antennas) - L1 Inductance in nH - N1 Number of turns - · Ln: Natural logarithm function The actual values of the antenna inductance, resistance, and capacitance at 13.56 MHz depend on various parameters such as: - antenna construction (Type of PCB) - hickness of conductor - distance between the windings shielding layer - · metal or ferrite in the near environment Therefore a measurement of those parameters under real life conditions, or at least a rough measurement and a tuning procedure are highly recommended to guarantee a reasonable performance. For details, refer to the above mentioned application note. # **Handling Information** # **Regulatory Information** ### **FCC STATEMENT** This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation. Any changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment. **NOTE:** This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures: - Reorient or relocate the receiving antenna. - Increase the separation between the equipment and receiver. - Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. - Consult the dealer or an experienced radio/TV technician for help. # **FCC Radiation Exposure Statement** This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. This equipment should be installed and operated with minimum distance 20cm between the radiator & your body. This device is intended only for host manufacturers under the following conditions: - The transmitter module may not be co-located with any other transmitter or antenna; - The module shall be only used with the internal antenna(s) that has been originally tested and certified with this module. - The antenna must be either permanently attached or employ a 'unique' antenna coupler. As long as the conditions above are met, further transmitter test will not be required. However, the host manufacturer is still responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.). Integration instructions for host product manufacturers according to KDB 996369 D03 OEM Manual v01 #### List of applicable FCC rules FCC Part 15 Subpart C 15.225 #### Specific operational use conditions The module MI-FARE READER MODULE is a module with NFC function. Operation Frequency: 13.56MHz Type: LOOP Antenna - 1. When connect MI-FAR MODULE to the host device, the host device must be power off. - 2. Make sure the module pins correctly installed - 3. Make sure that the module does not allow users to replace or demolition Matrix MIFARE Reader Module User Manual # Limited module procedures Describe alternative means that the grantee uses to verify the host meets the necessary limiting conditions When RF exposure evaluation is necessary, state how control will be maintained such that compliance is ensured, Class II for new hosts, etc. #### Trace antenna designs This MI-FARE READER MODULE complies with FCC's RF radiation exposure limits set forth for an uncontrolled environment. The antenna(s) used for this transmitter must not be collocated or operating in conjunction with any other antenna or transmitter. ### RF exposure considerations The module must be installed in the host equipment such that at least 20cm is maintained between the antenna and users 'body; and if RF exposure statement or module layout is changed, then the host product manufacturer required to take responsibility of the module through a change in FCC ID or new application. The FCC ID of the module cannot be used on the final product. In these circumstances, the host manufacturer will be responsible for re-evaluating the end product (including the transmitter) and obtaining a separate FCC authorization #### **Antennas** Antenna specification • Height: 23mm, width: 59mm Trace width: 0.508mmTrace gap: - 0.508mm • Turns: 4 • Inductance: 1.66µH ### The operating frequency of MI-FARE READER MODULE module is 13.56Mhz This device is intended only for host manufacturers under the following conditions: The transmitter module may not be co-located with any other transmitter or antenna; The module shall be only used with the internal antenna(s) that has been originally tested and certified with this module. The antenna must be either permanently attached or employ a 'unique' antenna coupler. As long as the conditions above are met, further transmitter test will not be required. However, the host manufacturer is still responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.). ### Label and compliance information Host product manufacturers need to provide a physical or e-label stating "Contains FCC ID:2ADHN-CLRC663" with their finished product. # Information on test modes and additional testing requirements The module is connected with the controlled board when testing. # Additional testing, Part 15 Subpart B disclaimer The MI-FARE READER MODULE is only FCC authorized for the specific rule parts (FCC Part 15.225) list on the grant, and that the host product manufacturer is responsible for compliance to any other FCC rules that apply to the host not covered by the modular transmitter grant of certification. The final host product still requires Part 15 Subpart B compliance testing with the modular transmitter installed when contains digital circuitry. This device is intended only for OEM integrators under the following conditions: - The transmitter module may not be co-located with any other transmitter or antenna. - The module shall be only used with the external antenna(s) that has been originally tested and certified with this module. As long as the conditions above are met, further transmitter test will not be required. However, the OEM integrator is still responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.). ## Validity of using the module certification In the event that these conditions cannot be met (for example certain laptop configurations or co-location with another transmitter), then the FCC authorization for this module in combination with the host equipment is no longer considered valid and the FCC ID of the module cannot be used on the final product. In these circumstances, the OEM integrator will be responsible for re-evaluating the end product (including the transmitter) and obtaining a separate FCC authorization. ### **End product labeling** The final end product must be labeled in a visible area with the following: "Contains Transmitter Module FCC ID: 2ADHN-CLRC663. If the size of the end product is smaller than 8x10cm, then additional FCC part 15.19 statement is required to be available in the users manual: This device complies with Part 15 of FCC rules. # Operation is subject to the following two conditions: - This device may not cause harmful interference and - This device must accept any interference received, including interference that may cause undesired operation. # Disposal of Products/Components after End-Of-Life ### Main components of Matrix products are given below: - Soldered Boards: At the end-of-life of the product, the soldered boards must be disposed through e- waste recyclers. If there is any legal obligation for disposal, you must check with the local authorities to locate approved e-waste recyclers in your area. It is recommended not to dispose-off soldered boards along with other waste or municipal solid waste. - Batteries: At the end-of-life of the product, batteries must be disposed through battery recyclers. If there is any legal obligation for disposal, you may check with local authorities to locate approved batteries recyclers in your area. It is recommended not to dispose off batteries along with other waste or municipal solid waste. - Metal Components: At the end-of-life of the product, Metal Components like Aluminum or MS enclosures and copper cables may be retained for some other suitable use or it may be given away as scrap to metal industries. - Plastic Components: At the end-of-life of the product, plastic components must be disposed through plastic recyclers. If there is any legal obligation for disposal, you may check with local authorities to locate approved plastic recyclers in your area. After end-of-life of the Matrix products, if you are unable to dispose-off the products or unable to locate e-waste recyclers, you may return the products to Matrix Return Material Authorization (RMA) department. ### Make sure these are returned with: - proper documentation and RMA number - proper packing - pre-payment of the freight and logistic costs. Such products will be disposed-off by Matrix. "SAVE ENVIRONMENT SAVE EARTH" Head Office: 394-GIDC, Makarpura, Vadodara – 390010, India. **Ph:** (+91)18002587747 E-mail: Tech.Support@MatrixComSec.com www.matrixaccesscontrol.com ### **Documents / Resources** MATRIX CLRC663-NXP MIFARE Reader Module [pdf] User Manual 2ADHN-CLRC663, 2ADHNCLRC663, CLRC663-NXP MIFARE Reader Module, CLRC663-NXP P, CLRC663-NXP Reader Module, MIFARE Reader Module, Reader, Module # References - Biometric Attendance and Access Control System Matrix - Biometric Attendance and Access Control System Matrix - Registration Matrix Comsec Manuals+,