

**Target** 

## **General Description**

Based on DA14592 Bluetooth® low energy 5.2 system on chip (SoC), the DA14592 Module brings out all the DA14592 hardware features and capabilities. The module integrates all passives, antenna and is supported by software that is easy to work with. The DA14592 Module targets broad market use and is certified across regions providing significant reductions in development cost and risks, and time-to-market.

The DA14592 is a multi-core wireless microcontroller, combining the latest Arm® Cortex® M33<sup>TM</sup> application processor with floating-point unit, advanced power management functionality, a cryptographic security engine, analog and digital peripherals, a software configurable protocol engine with a radio that is compliant to the Bluetooth® 5.2 Low Energy standard and 256 kB of embedded Flash accompanied by 96 kB of RAM.

The DA14592 is based on an Arm® Cortex®-M33 CPU with an 8-region MPU and a single-precision FPU offering up to 96 dMIPS at 64 MHz. The dedicated application processor executes code from RAM, embedded Flash or QSPI XiP Flash via an 8 kB 4-way associative cache controller. Bluetooth® 5.2 or other protocol connectivity is guaranteed by a software-configurable Bluetooth® Low Energy protocol engine (MAC) based on an Arm® Cortex®-M0+™ with an ultra-low-power radio transceiver, capable of +5.5 dBm output power and -97 dBm sensitivity offering a total link budget of 102.5 dB.

A variety of standard and advanced peripherals enable interaction with other system components. and the development of advanced user interfaces and feature-rich applications.

## **Key Features**

- Compatible with Bluetooth® 5.2, ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US) and ARIB STD-T66 (Japan)
- Flexible processing power
  - □ 32 kHz up to 64 MHz 32-bit Arm Cortex-M33<sup>TM</sup> with 8 kB, four-way associative cache and FPU
  - A flexible and configurable Bluetooth<sup>®</sup> LE MAC engine based on Arm Cortex-M0+<sup>TM</sup> with an 8 kB, four-way associative cache
- Memory
  - □ 256 kB embedded Flash
  - □ 96 kB Data SRAM with retention
  - 8 kB Caches with retention for Cortex M33 and M0+ respectively
  - 288 kB ROM (including boot ROM, PKI routines, and Bluetooth® LE stack)
- Power/Clock management
  - □ Buck DCDC converter
  - □ Operating range: from 1.7 V to 3.6 V
  - 32 MHz or 64 MHz system clock using a doubler
  - □ Fast wake-up from sleep in <15 µs
- Current Consumption
  - ☐ Hibernation <100 nA</p>
  - $\Box$  1.2 mA RX at  $V_{BAT} = 3 \text{ V}$

- $\square$  2.3 mA TX at V<sub>BAT</sub> = 3 V and 0 dBm
- □ 3.5 µA at sleep with all RAM retained
- Peripherals and interfaces
  - □ Up to 32 General Purpose I/Os
  - □ Eight-channel 10-bit SAR ADC, 2 Msamples/s
  - $\square$  ΣΔ ADC, 15 bits at 1 ksps, 13 bits at 16 ksps
  - QSPI PSRAM/Flash interface
  - □ 2 x UARTs up to 3 Mbps, one UART extended to support ISO7816
  - One SPI+™ and one I2C controller at 100 kHz, 400 kHz, or 3.4 MHz
  - □ PDM, PCM/I2S and dual SRC
  - □ 3-axis capable Quadrature Decoder
  - □ RTC with 10 ms resolution
  - ☐ Four General purpose, 24-bit up/down timers with PWM capabilities
  - □ Application cryptographic engine with AES-256 and SHA-256
- Radio transceiver
  - □ High Performance mode: TX output power -22 to +5.5 dBm, RX sensitivity -97 dBm
  - Low Power mode: TX output power -23 to 4.5 dBm, RX sensitivity -96 dBm

Datasheet Revision 1.3 Apr 24, 2024



**Target** 

- Packaging
  - □ 18 mm x 14.5 mm x 2.5 mm package
- Module software Development Kit
  - □ SDK10 support
- Module software tools
  - □ Flash/OTP programmer
  - □ SUOTA support
  - □ Battery Life Estimation
  - Data Rate Monitoring
  - □ Real-Time Power Profiling
  - Production Line Testing

- Standards conformance
  - □ BT SIG QDID
  - Europe (CE/RED)
  - UK (UKCA)
  - US (FCC)
  - Canada (IC)
  - Japan (MIC)
  - South Korea (MSIP)
  - Taiwan (NCC)
  - South Africa (ICASA)
  - Brazil (ANATEL)
  - China (SRRC)
  - Thailand (NBTC)
  - India (WPC)

# **Applications**

- Fitness trackers
- Sport watches
- Smartwatches
- Voice-controlled remote controls
- Toys
- Consumer appliances
- Home automation
- Industrial automation

© 2024 Renesas Electronics



**Target** 

## **Contents**

| Ge  | neral l       | Description                                                | 1  |
|-----|---------------|------------------------------------------------------------|----|
| Ke  | y Feat        | ures                                                       | 1  |
| Аp  | plicati       | ions                                                       | 2  |
| Со  | ntents        | S                                                          | 3  |
| Fig | ures          |                                                            | 4  |
| Tal | oles          |                                                            | 4  |
| 1   |               | s and Definitions                                          |    |
| 2   |               | rences                                                     |    |
| 3   |               | ıle Variants                                               |    |
| 4   |               | ≺ Diagram                                                  |    |
| •   | 4.1           | DA14592MOD                                                 |    |
|     | 4.2           | DA14592MOD with on-board XiP Flash                         |    |
|     | 4.3           | DA14592MOD with on-board PSRAM                             |    |
| 5   | Pinou         | ut                                                         | 11 |
| 6   | Chara         | acteristics                                                | 17 |
|     | 6.1           | Absolute maximum ratings                                   |    |
|     | 6.2           | Recommended operating conditions                           | 17 |
|     | 6.3           | Electrical characteristics                                 | 17 |
| 7   | Mech          | anical Specifications                                      |    |
|     | 7.1           | Mechanical dimensions and land pattern                     |    |
|     | 7.2           | Marking                                                    |    |
| 8   |               |                                                            |    |
| 9   | _             | gn Guidelines                                              |    |
|     | 9.1           | Installation location                                      |    |
|     | 9.2<br>9.3    | Antenna graphsRadiation pattern                            |    |
| 10  |               | ·                                                          |    |
|     |               | ering                                                      |    |
| 11  | Раска<br>11.1 | aging Information  Tape and reel                           |    |
|     |               | Labeling                                                   |    |
| 10  |               | ring Information                                           |    |
|     |               | latory Information                                         |    |
| 13  | 13.1          | CE (Radio Equipment Directive 2014/53/EU (RED)) – (Europe) |    |
|     | _             | FCC – (U.S.A.)                                             |    |
|     |               | 13.2.1 List of applicable FCC rules                        |    |
|     |               | 13.2.2 Summarize the specific operational use conditions   |    |
|     |               | 13.2.3 Limited module procedures                           | 39 |
|     |               | 13.2.4 Trace antenna designs                               |    |
|     |               | 12.0 F DE avenagura considerations                         |    |
|     |               | 13.2.5 RF exposure considerations                          |    |
|     |               | 13.2.6 Antennas                                            | 39 |
|     |               | •                                                          | 39 |

3 of 49



| SmartB     | Bond Bluetooth® LE 5.2 Module                                                        | Target     |
|------------|--------------------------------------------------------------------------------------|------------|
|            | 13.2.9 Additional testing, Part 15 Subpart B disclaimer:                             | 40         |
| 13.3       | IC (Canada)                                                                          | 40         |
| 13.4       | UKCA (UK)                                                                            | 41         |
| 13.5       | NCC (Taiwan)                                                                         |            |
| 13.6       | MSIP (South Korea)                                                                   |            |
| 13.7       | ICASA (South Africa)                                                                 |            |
| 13.8       | ANATEL (Brazil)                                                                      |            |
|            |                                                                                      |            |
|            | ) MIC (Japan)                                                                        |            |
|            | NBTC (Thailand)                                                                      |            |
|            | 2 WPC (India)                                                                        |            |
|            | tooth SIG Qualification                                                              |            |
| Revision   | n History                                                                            | 47         |
| Figure     |                                                                                      |            |
|            |                                                                                      | 0          |
|            | DA14592MOD-0100000 block diagram                                                     |            |
|            | DA14592MOD-01S1600 block diagram                                                     |            |
| Figure 4.  | Pinout diagram – top view                                                            | 11         |
|            | Pinout diagram – bottom view                                                         |            |
|            | Installation locations for optimum antenna performance                               |            |
| Figure 8.  | Antenna performance in proximity of copper (left), laminate (middle), and laminate   | e under    |
|            | (right)                                                                              |            |
|            | DA14592MOD module evaluation board                                                   |            |
|            | 1. VSWR with module installed in center (position #2) of the evaluation board        |            |
|            | 2. VSWR with module installed in the upper-right corner (position #3) of the evaluat |            |
|            | 3. Measurement plane definition                                                      | _          |
|            | 4. Board orientation at different planes                                             |            |
| Figure 15  | 5. Radiation pattern for trace antenna                                               | 30         |
|            | 6. Recommended reflow profile for lead free solder                                   |            |
|            | 7. Tape and reel                                                                     |            |
|            | 9. EU-UK directives conformity labels                                                |            |
| Figure 20  | D. ICASA conformity label                                                            | 35         |
| Figure 21  | 1. CMIIT ID label                                                                    | 35         |
| Tables     |                                                                                      |            |
|            | DA14592 module variants                                                              | 7          |
|            | Edge pins description                                                                |            |
| Table 3: A | Absolute maximum ratings                                                             | 17         |
|            | Recommended operating conditions                                                     |            |
|            | DC characteristics  GPIO - Recommended operating conditions                          |            |
|            | GPIO - DC characteristics                                                            |            |
| Table 8: F | RCX - Timing characteristics                                                         | 20         |
| rable 9: λ | XTAL32K - Recommended operating conditions                                           | 20         |
| Datashee   | et Revision 1.3 Ap                                                                   | r 24, 2024 |

# **DA14592MOD**



| SmartBond Bluetooth® LE 5.2 Module                          | larget |
|-------------------------------------------------------------|--------|
| Table 10: XTAL32M - Recommended operating conditions        | 20     |
| Table 11: RADIO 1M LP - AC characteristics                  | 20     |
| Table 12: RADIO 1M HP - AC characteristics                  | 21     |
| Table 13: RADIO 2M LP - AC characteristics                  | 21     |
| Table 14: RADIO 2M HP - AC characteristics                  | 21     |
| Table 15: Bill of materials                                 | 24     |
| Table 16: Antenna efficiency vs DA14592MOD module positions | 25     |
| Table 17: Antenna peak gain for 2.4 ghz frequency band      | 31     |
| Table 18: Reflow profile specification                      | 32     |
| Table 19: MSL level vs floor lifetime                       | 33     |
| Table 20: Reel specifications                               |        |
| Table 21: Ordering information (samples)                    | 36     |
| Table 22: Ordering information (production)                 | 36     |
| Table 23: Standards conformance                             |        |
|                                                             |        |



**Target** 

## 1 Terms and Definitions

ADC Analog-to-digital converter

DIO Digital input-output

GND Ground.

I-PD Input pulled down I-PU Input pulled up

MSL Moisture sensitivity level

NTC Negative temperature coefficient

PCB Printed circuit board

PWR Power

RDS Reduced driving strength VSWR Voltage standing wave ratio

## 2 References

[1] DA14592, Datasheet, Renesas Electronics.

Note 1 References are for the latest published version, unless otherwise indicated.



**Target** 

## **3 Module Variants**

Table 1 presents the differentiation between the DA14592 Module variants.

Table 1: DA14592 module variants

| Features                | DA14592MOD-0100000 | DA14592MOD-01F3200 | DA14592MOD-01S1600 |
|-------------------------|--------------------|--------------------|--------------------|
| GPIOs                   | 20                 | 20                 | 20                 |
| QSPI I/F                | ✓                  | ✓                  | ✓                  |
| On-board QSPI XiP Flash | ×                  | ✓                  | ×                  |
| On-board QSPI PSRAM     | ×                  | ×                  | ✓                  |
| Package (mm)            | 18 x 14.5 x 2.5    | 18 x 14.5 x 2.5    | 18 x 14.5 x 2.5    |

**Target** 

## 4 Block Diagram

The DA14592 Module is based on the Renesas Electronics DA14592 SoC. With an on-board 32 MHz XTAL and a printed antenna, the module enables a faster time to market at reduced development costs.

#### 4.1 DA14592MOD

The DA14592MOD-0100000 Module, as seen in Figure 1, consists of:

- 32 MHz XTAL
- Decoupling capacitors
- A power inductor
- A CLC filter and matching components for the printed antenna.



Figure 1. DA14592MOD-0100000 block diagram

**Target** 

#### 4.2 DA14592MOD with on-board XiP Flash

The DA14592MOD-01F3200 Module, additionally to 0100000 variant, features also:

An on-board 32Mbit QSPI XiP Flash



Figure 2. DA14592MOD-01F3200 block diagram

**Target** 

#### 4.3 DA14592MOD with on-board PSRAM

The DA14592MOD-01S1600 Module, additionally to 0100000 variant, features also:

An on-board 16Mbit PSRAM



Figure 3. DA14592MOD-01S1600 block diagram

**Target** 

## 5 Pinout



Figure 4. Pinout diagram - top view



Figure 5. Pinout diagram - bottom view



Table 2: Edge pins description

| Pin# | Pin Name              | Туре | Reset<br>State | Description                                                                                                                                                                                                                                |  |  |
|------|-----------------------|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1    | GND                   | -    |                | Ground.                                                                                                                                                                                                                                    |  |  |
| 2    | GND                   | -    |                | Ground.                                                                                                                                                                                                                                    |  |  |
| 3    | Not Connected         |      |                | Keep Floating.                                                                                                                                                                                                                             |  |  |
| 4    | GND                   | -    |                | Ground.                                                                                                                                                                                                                                    |  |  |
| 5    | RSTn                  | Al   |                | INPUT. Reset signal (active LOW).                                                                                                                                                                                                          |  |  |
| 6    | P1_02                 | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resisted and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit calternate function nodes. Contains state retention mechanism during power down.   |  |  |
|      | GPADC_2               | Al   |                | INPUT. Analog input of the general-purpose ADC, channel 2.                                                                                                                                                                                 |  |  |
|      | SDADC_2               | Al   |                | INPUT. Analog input of the SDADC, channel 2.                                                                                                                                                                                               |  |  |
|      | RC32M                 | DO   |                | OUTPUT. RC32M clock signal output (square wave).                                                                                                                                                                                           |  |  |
| 7    | P0_14                 | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |  |
|      | Hibernation Wake up 1 | DI   |                | INPUT. Wake up from hibernation mode source 1.                                                                                                                                                                                             |  |  |
| 8    | P1_01                 | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |  |
|      | PGA_INm               | Al   |                | INPUT. Programmable gain amplifier negative input.                                                                                                                                                                                         |  |  |
|      | GPADC_1               | Al   |                | INPUT. Analog input of the general-purpose ADC, channel 1.                                                                                                                                                                                 |  |  |
|      | SDADC_1               | Al   |                | INPUT. Analog input of the SDADC, channel 1.                                                                                                                                                                                               |  |  |
| 9    | P1_00                 | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |  |
|      | PGA_INp               | Al   |                | INPUT. Programmable gain amplifier positive input.                                                                                                                                                                                         |  |  |
|      | GPADC_0               | Al   |                | INPUT. Analog input of the general-purpose ADC, channel 0.                                                                                                                                                                                 |  |  |
|      | SDADC_0               | Al   |                | INPUT. Analog input of the SDADC, channel 0.                                                                                                                                                                                               |  |  |
| 10   | P0_15                 | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |  |
|      | UART Boot RX          | DI   |                | INPUT. UART Receive data input during boot.                                                                                                                                                                                                |  |  |
| 11   | GND                   | -    |                | Ground.                                                                                                                                                                                                                                    |  |  |



| Pin# | Pin Name                 | Туре | Reset<br>State | Description                                                                                                                                                                                                                                |
|------|--------------------------|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12   | P1_09                    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |
|      | GPADC_6                  | Al   |                | INPUT. Analog input of the general-purpose ADC, channel 6.                                                                                                                                                                                 |
|      | SDADC_6                  | Al   |                | INPUT. Analog input of the SDADC, channel 6.                                                                                                                                                                                               |
| 13   | P1_07                    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |
| 14   | P1_03                    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |
| 15   | P1_06                    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |
|      | GPADC_5                  | Al   |                | INPUT. Analog input of the general-purpose ADC, channel 5.                                                                                                                                                                                 |
|      | SDADC_5                  | Al   |                | INPUT. Analog input of the SDADC, channel 5.                                                                                                                                                                                               |
|      | SDADC_REFn               | Al   |                | INPUT. Analog input of the external SDADC negative                                                                                                                                                                                         |
| 16   | P1_05                    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |
|      | GPADC_4                  | Al   |                | INPUT. Analog input of the general-purpose ADC, channel 4.                                                                                                                                                                                 |
|      | SDADC_4                  | Al   |                | INPUT. Analog input of the SDADC, channel 4.                                                                                                                                                                                               |
|      | SDADC_REFp               | Al   |                | INPUT. Analog input of the external SDADC positive                                                                                                                                                                                         |
|      | SDADC_INT_RE<br>F        | AO   |                | OUTPUT. Analog output of the internal SDADC voltage reference.                                                                                                                                                                             |
| 17   | P1_04                    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |
|      | Hibernation Wake<br>Up 2 | DI   |                | INPUT. Wake up from hibernation mode source 2.                                                                                                                                                                                             |
| 18   | P1_08                    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |



| Pin# | Pin Name     | Туре | Reset<br>State | Description                                                                                                                                                                                                                                        |  |
|------|--------------|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 19   | P0_13        | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.         |  |
|      | UART Boot TX | DO   |                | OUTPUT. UART Transmit data output during boot.                                                                                                                                                                                                     |  |
| 20   | VBAT         | Al   |                | INPUT. Battery connection.                                                                                                                                                                                                                         |  |
| 21   | GND          | -    |                | Ground.                                                                                                                                                                                                                                            |  |
| 22   | GND          | -    |                | Ground.                                                                                                                                                                                                                                            |  |
| 23   | P0_12        | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Does not contain state retention mechanism during power down. |  |
|      | LP_CLK       | DO   |                | OUTPUT. LP clock signal output (square wave), active during sleep.                                                                                                                                                                                 |  |
|      | Timer.PWM    | DO   |                | OUTPUT. Timer/PWM output (PWM) in Sleep mode.                                                                                                                                                                                                      |  |
| 24   | VDDIO        | AIO  |                | OUTPUT. 1.8 V power rail.                                                                                                                                                                                                                          |  |
| 25   | P0_08        | DIO  | I-PU           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-up enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.           |  |
|      | CMAC_SWDIO   | DIO  |                | INPUT/OUTPUT. Arm Cortex-M0+ Serial Wire Debug data I/O signal.                                                                                                                                                                                    |  |
|      | DIVN         | DO   |                | OUTPUT. DIVN clock signal output (square wave).                                                                                                                                                                                                    |  |
| 26   | P0_09        | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.         |  |
|      | CMAC_SWCLK   | DI   |                | INPUT. Arm Cortex-M0+ Serial Wire Debug clock signal.                                                                                                                                                                                              |  |
| 27   | P0_06        | DIO  | I-PU           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.         |  |
|      | M33_SWDIO    | DIO  |                | INPUT/OUTPUT. Arm Cortex-M33 Serial Wire Debug data I/O signal.                                                                                                                                                                                    |  |
| 28   | P0_07        | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.         |  |
|      | M33_SWCLK    | DI   |                | INPUT. Arm Cortex-M33 Serial Wire Debug clock signal.                                                                                                                                                                                              |  |



**Target** 

| Pin# | Pin Name   | Туре | Reset<br>State | Description                                                                                                                                                                                                                                |  |
|------|------------|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 29   | P0_11      | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |
|      | XTAL32M    | DO   |                | OUTPUT. XTAL32M clock signal output (square wave).                                                                                                                                                                                         |  |
| 30   | P0_10      | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit of alternate function nodes. Contains state retention mechanism during power down. |  |
|      | Timer2.PWM | DO   |                | OUTPUT. Timer2/PWM output (PWM) in Sleep mode.                                                                                                                                                                                             |  |
|      | GPADC_3    | Al   |                | INPUT. Analog input of the general-purpose ADC, channel 3.                                                                                                                                                                                 |  |
|      | SDADC_3    | Al   |                | INPUT. Analog input of the SDADC, channel 3.                                                                                                                                                                                               |  |
| 31   | GND        | -    |                | Ground.                                                                                                                                                                                                                                    |  |
| 32   | P0_03      | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |
|      | QSPI_D1    | DIO  |                | INPUT/OUTPUT. QSPI RAM/Flash Data line 1.                                                                                                                                                                                                  |  |
| 33   | P0_04      | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |
|      | QSPI_D2    | DIO  |                | INPUT/OUTPUT. QSPI RAM/Flash Data line 2.                                                                                                                                                                                                  |  |
| 34   | P0_01      | DIO  | I-PU           | NPUT/OUTPUT with selectable pull-up/down resistor and open drain functionality. Pull-up enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.    |  |
|      | QSPI_CS    | DO   |                | OUTPUT. QSPI RAM/Flash chip select.                                                                                                                                                                                                        |  |
| 35   | P0_00      | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |
|      | QSPI_CLK   | DO   |                | OUTPUT. QSPI RAM/Flash clock.                                                                                                                                                                                                              |  |
| 36   | P1_15      | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |
| 37   | P1_12      | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down. |  |

Datasheet Revision 1.3 Apr 24, 2024



| Pin # | Pin Name | Туре | Reset<br>State | Description                                                                                                                                                                                                                                                                          |  |
|-------|----------|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 38    | GND      | -    |                | Ground.                                                                                                                                                                                                                                                                              |  |
| 39    | P0_05    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.                                           |  |
|       | QSPI_D3  | DIO  |                | INPUT/OUTPUT. QSPI RAM/Flash Data line 3.                                                                                                                                                                                                                                            |  |
| 40    | P0_02    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.  INPLIT/OUTPUT OSPI BAM/Flash Data line 0 |  |
|       | QSPI_D0  | DIO  |                | INPUT/OUTPUT. QSPI RAM/Flash Data line 0.                                                                                                                                                                                                                                            |  |
| 41    | GND      | -    |                | Ground.                                                                                                                                                                                                                                                                              |  |
| 42    | P1_14    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.                                           |  |
|       | XTAL32kp | Al   |                | INPUT. Analog input of the XTAL32k crystal oscillator.                                                                                                                                                                                                                               |  |
|       |          | DI   |                | INPUT. Digital input for an external clock (square wave).                                                                                                                                                                                                                            |  |
| 43    | P1_10    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.                                           |  |
| 44    | P1_13    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.                                           |  |
|       | XTAL32km | AO   |                | OUTPUT. Analog output of the XTAL32k crystal oscillator.                                                                                                                                                                                                                             |  |
| 45    | P1_11    | DIO  | I-PD           | INPUT/OUTPUT with selectable pull-up/down resistor and open-drain functionality. Pull-down enabled during and after reset. General-purpose I/O port bit or alternate function nodes. Contains state retention mechanism during power down.                                           |  |
|       | GPADC_7  | Al   |                | INPUT. Analog input of the general-purpose ADC, channel 7.                                                                                                                                                                                                                           |  |
|       | SDADC_7  | Al   |                | INPUT. Analog input of the SDADC, channel 7.                                                                                                                                                                                                                                         |  |



**Target** 

#### 6 Characteristics

All MIN/MAX specification limits are guaranteed by design, production testing and/or statistical characterization. Typical values are based on characterization results at default measurement conditions and are informative only.

Default measurement conditions (unless otherwise specified):  $V_{BAT}$ = 3.0 V,  $T_A$  = 25°C. All radio measurements are done with standard RF measurement equipment.

### 6.1 Absolute maximum ratings

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, so the functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

Table 3: Absolute maximum ratings

| Parameter            | Description                                            | Conditions                          | Min  | Max  | Unit |
|----------------------|--------------------------------------------------------|-------------------------------------|------|------|------|
| VPIN_LIM_DEF         | Limiting voltage on any pin unless otherwise specified | Default, unless otherwise specified | -0.1 | 3.6  | V    |
| V <sub>BAT_LIM</sub> | Limiting battery supply voltage                        | Pin V <sub>BAT</sub>                | 0    | 3.6  | V    |
| VPIN_LIM_3V0         | Limiting voltage on a pin                              | 3.0 V I/O pins                      | 0    | 3.45 | V    |
| VPIN_LIM_1V8         | Limiting voltage on a pin                              | 1.8 V I/O pins                      | 0    | 1.98 | V    |
| T <sub>STG</sub>     | Storage temperature                                    |                                     | -50  | 150  | °C   |

## 6.2 Recommended operating conditions

**Table 4: Recommended operating conditions** 

| Parameter         | Description            | Conditions                                | Min  | Тур | Max | Unit |
|-------------------|------------------------|-------------------------------------------|------|-----|-----|------|
| V <sub>BAT</sub>  | Battery supply voltage | Pin V <sub>BAT</sub>                      | 1.7  |     | 3.6 | V    |
| V <sub>DDIO</sub> | Pad supply voltage     | Pin V <sub>DDIO</sub>                     | 1.65 |     | 3.6 | V    |
| VPIN_1V8          | Voltage on a pin       | 1.8 V I/O pins                            | 0    |     | 1.8 | V    |
| VPIN_3V0          | Voltage on a pin       | 3.0 V I/O pins                            | 0    |     | 3   | V    |
| VPIN_(1V2)        | Voltage on a pin       | XTAL32Kp, XTAL32Km,<br>XTAL32Mp, XTAL32Mm | 0    |     | 1.2 | V    |
| T <sub>A</sub>    | Ambient temperature    |                                           | -40  |     | 85  | °C   |

#### 6.3 Electrical characteristics

**Table 5: DC characteristics** 

| Paramete              | er Description         | Conditions                                                                       | Min | Тур | Max | Unit |
|-----------------------|------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>BAT_IDLE</sub> | Battery supply current | CPU is idle (Wait for Interrupt - WFI); sys_clk = 32 MHz; pclk = 4 MHz; DCDC on; |     | 481 |     | μΑ   |



| Parameter                            | Description                           | Conditions                                                                                                                             | Min | Тур  | Max | Unit |
|--------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
|                                      |                                       | FLASH off; peripherals off; V <sub>BAT</sub> = 3 V.                                                                                    |     |      |     |      |
| BAT_RUN_32M<br>Hz_RAM                | Average active battery supply current | CPU is executing code from RAM; Cache bypassed; RC32M on; pclk = 4 MHz; DCDC on; Peripherals off; VBAT = 3 V.                          |     | 1.52 |     | mA   |
| IBAT_RUN_64M<br>Hz_RAM               | Average active battery supply current | CPU is executing code from RAM; Cache bypassed; XTAL32M on; Doubler on; pclk = 8 MHz; DCDC on; Peripherals off; VBAT = 3 V.            |     | 4.78 |     | mA   |
| I <sub>BAT_RUN_32M</sub><br>Hz_FLASH | Average active battery supply current | CPU is executing code from embedded FLASH; cache bypassed; RC32M on; pclk = 4 MHz; DCDC on; Peripherals off; VBAT = 3 V.               |     | 1.16 |     | mA   |
| I <sub>BAT_RUN_64M</sub><br>Hz_FLASH | Average active battery supply current | CPU is executing code from embedded FLASH; cache bypassed; XTAL32M on; Doubler on; pclk = 8 MHz; DCDC on; Peripherals off; VBAT = 3 V. |     | 4.52 |     | mA   |
| BAT_HIBERN                           | Battery supply current                | Hibernation mode; no RAM retained; all clocks off; DCDC off; V <sub>BAT</sub> = 3 V.                                                   |     | 90   |     | nA   |
| IBAT_DP_SLP                          | Battery supply current                | Deep Sleep mode; No RAM retained; RCX on; RTC on DCDC on; V <sub>BAT</sub> = 3 V. Reset on wake-up                                     |     | 2    |     | μΑ   |
| I <sub>BAT_EX_SLP_3</sub><br>2KB_RET | Battery supply current                | Extended Sleep mode; Both instruction caches retained. 32 kB (data) RAM retained; RCX on; DCDC on; RTC on; VDD = 0.75 V; VBAT = 3 V.   |     | 2.6  |     | μА   |
| IBAT_EX_SLP_6<br>4KB_RET             | Battery supply current                | Extended Sleep mode; Both instruction caches retained. 64 kB (data) RAM retained; RCX on; DCDC on; RTC on; VDD = 0.75 V; VBAT = 3 V.   |     | 3    |     | μА   |
| BAT_EX_SLP_9<br>6KB_RET              | Battery supply current                | Extended Sleep mode; Both instruction caches retained. 96 kB (data) RAM retained; RCX on; DCDC on; RTC on; VDD = 0.75 V; VBAT = 3 V.   |     | 3.5  |     | μΑ   |
| BAT_BLE_RX_3<br>2M                   | Battery supply current                | Bluetooth LE receive in LP mode; f <sub>CLK</sub> = 32 MHz; CPU idle; DCDC on; eFLASH on; V <sub>BAT</sub> = 3 V.                      |     | 2.67 |     | mA   |
| IBAT_BLE_TX_3<br>2M_0dbm             | Battery supply current                | Bluetooth LE transmit mode in LP mode; TX output power                                                                                 |     | 4.33 |     | mA   |



**Target** 

| Parameter                         | Description            | Conditions                                                                                                                                | Min | Тур  | Max | Unit |
|-----------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
|                                   |                        | OdBm; fclk = 32 MHz; CPU idle; DCDC on; eFLASH on; VBAT = 3 V.                                                                            |     |      |     |      |
| IBAT_BLE_RX_6<br>4M               | Battery supply current | Bluetooth LE receive in HP mode; fclk = 64 MHz; CPU idle; DCDC on; eFLASH on; VBAT = 3 V.                                                 |     | 4.99 |     | mA   |
| IBAT_BLE_TX_6<br>4M_0dbm          | Battery supply current | Bluetooth LE transmit in HP mode; Tx output power 0 dBm; f <sub>CLK</sub> = 64 MHz; CPU idle; DCDC on; eFLASH on; V <sub>BAT</sub> = 3 V. |     | 5.88 |     | mA   |
| I <sub>BAT_BLE_TX_6</sub> 4M_6dbm | Battery supply current | Bluetooth LE transmit in HP mode; TX output power 6 dBm; fcLK = 64 MHz; CPU idle; DCDC on; eFLASH on; VBAT = 3 V.                         |     | 9.56 |     | mA   |

## Table 6: GPIO - Recommended operating conditions

| Parameter       | Description              | Conditions                                         | Min  | Тур | Max  | Unit |
|-----------------|--------------------------|----------------------------------------------------|------|-----|------|------|
| V <sub>IH</sub> | HIGH level input voltage | $V_{DD} = 0.9 \text{ V}, V_{DDIO} = 1.8 \text{ V}$ | 0.63 |     |      | V    |
| VIL             | LOW level input voltage  | $V_{DD} = 0.9 \text{ V}, V_{DDIO} = 1.8 \text{ V}$ |      |     | 0.27 | V    |

## Table 7: GPIO - DC characteristics

| Parameter              | Description               | Conditions                                           | Min  | Тур | Max  | Unit |
|------------------------|---------------------------|------------------------------------------------------|------|-----|------|------|
| I <sub>IH</sub>        | HIGH level input current  | V <sub>I</sub> =VDDIO = 3.0 V, T = 25                |      | 0.5 |      | nA   |
| Iı∟                    | LOW level input current   | V <sub>I</sub> =VSSIO = 0 V, VDDIO = 3.0 V, T = 25   |      | 0.5 |      | nA   |
| I <sub>IH_PD</sub>     | HIGH level input current  | V <sub>I</sub> =VDDIO = 1.8 V                        | 35   |     | 110  | μA   |
| I <sub>IL_PU</sub>     | LOW level input current   | V <sub>I</sub> =V <sub>SS</sub> = 0 V, VDDIO = 1.8 V | -110 |     | -35  | μA   |
| Vон                    | HIGH level output voltage | Io = 3.5 mA, VDDDIO = 1.8 V                          | 1.44 |     |      | ٧    |
| VoL                    | LOW level output voltage  | Io = 3.5 mA, VDDIO = 1.8 V                           |      |     | 0.36 | V    |
| V <sub>OH_LOWDRV</sub> | HIGH level output voltage | I <sub>O</sub> = 0.35 mA, VDDIO = 1.8 V              | 1.44 |     |      | V    |
| Vol_lowdrv             | LOW level output voltage  | Io = 0.35 mA, VDDIO = 1.8 V                          |      |     | 0.36 | V    |



**Target** 

**Table 8: RCX - Timing characteristics** 

| Parameter                                  | Description               | Conditions                                                                        | Min | Тур | Max | Unit        |
|--------------------------------------------|---------------------------|-----------------------------------------------------------------------------------|-----|-----|-----|-------------|
| $\Delta f_{RC}/\Delta T_{_1}$              | Frequency accuracy per °C | 0 <t<60< td=""><td></td><td></td><td>150</td><td>ppm/d<br/>eg</td></t<60<>        |     |     | 150 | ppm/d<br>eg |
| $\Delta f_{RC}/\Delta T_{2}$               | Frequency accuracy per °C | -40 <t<115< td=""><td></td><td>100</td><td>250</td><td>ppm/d<br/>eg</td></t<115<> |     | 100 | 250 | ppm/d<br>eg |
| $\Delta f_{RC}/\Delta V_{_{_{_{_{}}}}VBA}$ | Supply voltage dependency | For V <sub>BAT</sub>                                                              |     | 50  |     | ppm/V       |
| $\Delta f_{RC}/\Delta V_{VDD}$             | Supply voltage dependency | For V <sub>DD</sub>                                                               |     | 50  |     | ppm/V       |
| f <sub>RC</sub>                            | RC oscillator frequency   | At default trim setting                                                           | 12  | 15  | 19  | kHz         |

## Table 9: XTAL32K - Recommended operating conditions

| Parameter  | Description                                   | Conditions                                                                           | Min  | Тур | Max | Unit |
|------------|-----------------------------------------------|--------------------------------------------------------------------------------------|------|-----|-----|------|
| Δfxtal_32K | Crystal frequency tolerance (including aging) | Timing accuracy is dominated by crystal accuracy. A much smaller value is preferred. | -250 |     | 250 | ppm  |

# Table 10: XTAL32M - Recommended operating conditions

| Parameter              | Description                  | Conditions                                                     | Min | Тур | Max | Unit |
|------------------------|------------------------------|----------------------------------------------------------------|-----|-----|-----|------|
| fxtal_32M              | Crystal oscillator frequency |                                                                |     | 32  |     | MHz  |
| Δf <sub>XTAL_32M</sub> | Crystal frequency tolerance  | After optional trimming; including aging and temperature drift | -20 |     | 20  | ppm  |

### Table 11: RADIO 1M LP - AC characteristics

| Parameter   | Description       | Conditions                                                                                | Min | Тур   | Max | Unit |
|-------------|-------------------|-------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Psens_clean | Sensitivity level | Dirty Transmitter disabled; DCDC converter disabled; PER = 30.8%; VDCDC_RF = 1.1 V Note 1 |     | -96   |     | dBm  |
| Psens_epkt  | Sensitivity level | Extended packet size (255 octets)                                                         |     | -93.5 |     | dBm  |
| Psens       | Sensitivity level | Normal Operating<br>Conditions; DCDC converter<br>disabled; PER = 30.8%<br>Note 1         |     | -95   |     | dBm  |



**Target** 

| Parameter | Description        | Conditions            | Min | Тур | Max | Unit |
|-----------|--------------------|-----------------------|-----|-----|-----|------|
| Po        | Output power level | PA_POWER_SETTING = 15 |     | 4.5 |     | dBm  |

Note 1 Measured according to Bluetooth® Low Energy Test Specification RF-PHY.TS/4.0.1, section 6.4.1.

Table 12: RADIO 1M HP - AC characteristics

| Parameter   | Description        | Conditions                                                                                            | Min | Тур   | Max | Unit |
|-------------|--------------------|-------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Psens_clean | Sensitivity level  | Dirty Transmitter disabled; DCDC converter disabled; PER = 30.8%; V <sub>DCDC_RF</sub> = 1.4 V Note 1 |     | -97   |     | dBm  |
| Psens_epkt  | Sensitivity level  | Extended packet size (255 octets)                                                                     |     | -94.5 |     | dBm  |
| Psens       | Sensitivity level  | Normal Operating<br>Conditions; DCDC converter<br>disabled; PER = 30.8%<br>Note 1                     |     | -96   |     | dBm  |
| Po          | Output power level | PA_POWER_SETTING = 15                                                                                 |     | 5.5   |     | dBm  |

Note 1 Measured according to Bluetooth® Low Energy Test Specification RF-PHY.TS/4.0.1, section 6.4.1.

Table 13: RADIO 2M LP - AC characteristics

| Parameter              | Description        | Conditions                                                                                  | Min | Тур | Max | Unit |
|------------------------|--------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Psens_clean            | Sensitivity level  | Dirty Transmitter disabled;<br>DCDC converter disabled;<br>PER = 30.8%; VDCDC_RF = 1.1<br>V |     | -93 |     | dBm  |
| P <sub>SENS_EPKT</sub> | Sensitivity level  | Extended packet size (255 octets)                                                           |     | -91 |     | dBm  |
| Psens                  | Sensitivity level  | Normal Operating<br>Conditions; DC-DC converter<br>disabled; PER = 30.8 %<br>Note 1         |     | -93 |     | dBm  |
| Po                     | Output power level | PA_POWER_SETTING = 15                                                                       |     | 4.5 |     | dBm  |

Note 1 Measured according to Bluetooth® Low Energy Test Specification RF-PHY.TS/4.0.1, section 6.4.1.

#### Table 14: RADIO 2M HP - AC characteristics

| Parameter   | Description       | Conditions                                              | Min | Тур | Max | Unit |
|-------------|-------------------|---------------------------------------------------------|-----|-----|-----|------|
| Psens_clean | Sensitivity level | Dirty Transmitter disabled;<br>DCDC converter disabled; |     | -94 |     | dBm  |



| Parameter              | Description        | Conditions                                                                        | Min | Тур   | Max | Unit |
|------------------------|--------------------|-----------------------------------------------------------------------------------|-----|-------|-----|------|
|                        |                    | PER = 30.8%; V <sub>DCDC_RF</sub> = 1.4<br>V<br>Note 1                            |     |       |     |      |
| P <sub>SENS_EPKT</sub> | Sensitivity level  | Extended packet size (255 octets)                                                 |     | -91.5 |     | dBm  |
| Psens                  | Sensitivity level  | Normal Operating<br>Conditions; DCDC converter<br>disabled; PER = 30.8%<br>Note 1 |     | -93.5 |     | dBm  |
| Po                     | Output power level | PA_POWER_SETTING = 15                                                             |     | 5.5   |     | dBm  |

Note 1 Measured according to Bluetooth® Low Energy Test Specification RF-PHY.TS/4.0.1, section 6.4.1.

**Target** 

# 7 Mechanical Specifications

## 7.1 Mechanical dimensions and land pattern

The module's dimensions are accessible from the Renesas website – 45-Module.

## 7.2 Marking

The module's shield marking is shown in Figure 6.



Figure 6. Module shield marking

### **Marking Legend:**

DA14592MOD-xxxxxxx yyww

xxxxxxx: module variant

yy: production yearww: production week

All dimension in mm. Tolerance: 0.4 mm



**Target** 

## 8 BOM

Table 15: Bill of materials

| #  | Designat or   | Туре        | Value                | Description                                                       | Manufacturer            | MPN                |
|----|---------------|-------------|----------------------|-------------------------------------------------------------------|-------------------------|--------------------|
| 1  | U1            | IC          | DA14592-<br>010006F2 | Renesas DA14592 BLE 5.2 SoC with embedded Flash                   | Renesas<br>Electronics  | DA14592-010006F2   |
| 2  | C2            | Capacitor   | 4.7 μF               | CAP CERAMIC 4.7 µF ±20% 6.3 V X5R 0402                            | Murata                  | GRM155R60J475ME47D |
| 3  | C3, C4,<br>C6 | Capacitor   | 10 μF                | CAP CER. 10 µF ±20% 6.3 V X5R 0402                                | Murata                  | GRM155R60J106ME05D |
| 4  | C5            | Capacitor   | 1.0 µF               | CAP CER G.P. 1 µF 10V ±20% X6S 0201                               | Murata                  | GRM033C81A105ME05D |
| 5  | C7, C8        | Capacitor   | 100 nF               | CAP CERAMIC 0.1 µF ±10% 6.3 V X5R, 0201                           | Murata                  | GRM033R60J104KE19D |
| 6  | Z1, Z3        | Capacitor   | 0.7 pF               | CAP CERAMIC 0.7 pF ±0.05 pF 50 V C0G/NP0 0201                     | Murata                  | GJM0335C1HR70WB01D |
| 7  | Z2            | Inductor    | 2.8 nH               | INDUCTOR 2.8 nH Unshielded ±0.1 nH 450 mA 250 m $\Omega$ Max 0201 | Murata Electronics      | LQP03TG2N8B02D     |
| 8  | R3, Z4        | Capacitor   | 10 pF                | CAP CER 10PF ±5% 50 V C0G/NP0 0201                                | Murata                  | GRM0335C1H100JA01D |
| 9  | L1            | Inductor    | 2.2 µH               | INDUCTOR POWER 2.2 μH ± 20% 1.7 A 140 mΩ 0806                     | Taiyo Yuden             | LSANB2016KKT2R2M   |
| 10 | Y1            | Crystal     | 32.0000 MHz          | CRYSTAL 32 MHz 2.0X1.6X0.65 MM XRCGB32M000F1S1AR0                 | Murata                  | XRCGB32M000F1SBAR0 |
| 11 | U2            | IC (Note 1) | P25Q32SL-UXH-<br>IR  | FLASH 32MBIT QSPI 104 MHz 8USON 3x2x0.55 mm                       | Puya<br>Semiconductor   | P25Q32SL-UXH-IR    |
| 12 |               | IC (Note 2) | APS1604M-SQR-<br>ZR  | PSRAM 16MBIT QSPI 84 MHz 8USON 3x2x0.45 mm                        | AP Memory<br>Technology | APS1604M-SQR-ZR    |

Note 1 Available only in DA14592MOD-01F3200.

Note 2 Available only in DA14592MOD-01S1600.

**Target** 

## 9 Design Guidelines

The DA14592MOD comes with an integrated PCB trace antenna. The antenna area is 14.5 x 3.95 mm. The antenna's Voltage Standing Wave Ratio (VSWR) and efficiency depend on the installation location.

The radiation performance of the PCB trace antenna depends on the host PCB layout. The maximum antenna gain is -0.4 dBi when installed on a 43x35 mm reference board, as shown in Figure 9. Antenna Radiation Efficiency is better than -3.6 dB for all mounting positions. The RF front end is optimized to achieve the maximum possible efficiency for various installation positions of the module on a host PCB. To obtain similar performance, follow the guidelines described in the following sections.

#### 9.1 Installation location

For optimum performance, install the module at the edge of a host PCB with the antenna edge facing out. The module can be located on either of the outer corners or in the middle of the host PCB with equivalent performance.

The antenna should have 4.0 mm free space in all directions. Copper or laminate in the proximity of the PCB trace antenna will affect the efficiency of the antenna. Laminate or copper under the antenna should be avoided as it severely affects the performance of the antenna. The antenna keepout area is shown in Figure 8.

Metals close to the antenna will degrade the antenna's performance. The amount of degradation depends on the host system's characteristics.

Table 16 summarizes the antenna efficiency at different installation locations on a host PCB as shown in Figure 7.

Table 16: Antenna efficiency vs DA14592MOD module positions

|       |     | Position # 1 (Left) |     | Position # 2 (Middle) |     | Position # 3 (Right) |
|-------|-----|---------------------|-----|-----------------------|-----|----------------------|
| Freq  |     | Antenna efficiency  |     | Antenna efficiency    |     | Antenna efficiency   |
| [MHz] | [%] | [dB]                | [%] | [dB]                  | [%] | [dB]                 |
| 2405  |     |                     |     |                       |     | -3.5                 |
| 2440  |     |                     |     |                       |     | -3.2                 |
| 2480  |     |                     |     |                       |     | -3.3                 |

**Target** 



Figure 7. Installation locations for optimum antenna performance



Figure 8. Antenna performance in proximity of copper (left), laminate (middle), and laminate under antenna (right)

The actual DA14592MOD module evaluation board layout that has been used to conduct measurements is shown in Figure 9.



Figure 9. DA14592MOD module evaluation board



**Target** 

### 9.2 Antenna graphs

The antenna Voltage Standing Wave Ratio measurements for the three installation positions are shown in Figure 10, Figure 11, and Figure 12.

TBD

Figure 10. VSWR installed in the upper-left corner (position #1) of evaluation board

**TBD** 

Figure 11. VSWR with module installed in center (position #2) of the evaluation board



Figure 12. VSWR with module installed in the upper-right corner (position #3) of the evaluation board



YZ plane

#### SmartBond Bluetooth® LE 5.2 Module

**Target** 

#### 9.3 Radiation pattern

XY plane

The antenna radiation pattern measurements are carried out in an anechoic chamber. Radiation patterns are presented for three measurement planes: XY, XZ, and YZ- planes with horizontal and vertical polarization of the receiving antenna.



Figure 13. Measurement plane definition

Measurements are carried out for the module installed in the upper-right corner on the reference board with no laminate below the antenna trace.



Figure 14. Board orientation at different planes

XZ plane



**Target** 



Figure 15. Radiation pattern for trace antenna

Table 17 summarizes the antenna peak gain for the module mounted on the right corner position of the evaluation board.



**Target** 

# Table 17: Antenna peak gain for 2.4 ghz frequency band

| Frequency band | XY-Plane        | YZ-Plane        | XZ-Plane        |
|----------------|-----------------|-----------------|-----------------|
|                | Peak gain [dBi] | Peak gain [dBi] | Peak gain [dBi] |
| 2.4 GHz        | -1.1            | -0.4            | -0.4            |

**Target** 

## 10 Soldering

The successful reflow soldering of the DA14592 Module on a PCB depends on several parameters such as the thickness of the stencil, the pads solder paste aperture, the solder paste characteristics, the reflow soldering profile, the size of the PCB, and so on.

The volume of solder paste applied to the board is mainly determined by the aperture size and stencil thickness. An initial solder paste aperture for the pads is provided on the solder paste layer of the PCB footprint. This aperture is modified by the assembly process experts according to stencil thickness, solder paste, and available assembly equipment.

The solder profile depends on the solder paste type used. For example, the soldering profile of a lead-free solder paste, Sn3Ag0.5Cu with no clean Flux (ROL0) and Solder Powder Type 4, is presented in Figure 16.

No clean flux is recommended because washing must not be applied after assembly to avoid that moisture is trapped under the shield.



Figure 16. Recommended reflow profile for lead free solder

Table 18: Reflow profile specification

| Statistic name                                 | Low limit | High limit | Units           |
|------------------------------------------------|-----------|------------|-----------------|
| Slope1 (Target = 2.0) Between 30.0 and 70.0    | 1         | 3          | Degrees/Second  |
| Slope2 (Target = 2.0) Between 70.0 and 150.0   | 1         | 3          | Degrees/Second  |
| Slope3 (Target = -2.8) Between 220.0 and 150.0 | -5        | -0.5       | Degrees/Second  |
| Preheat time 110–190 °C                        | 60        | 120        | Seconds         |
| Time above reflow at 220 °C                    | 30        | 90         | Seconds         |
| Peak temperature                               | 235       | 255        | Degrees Celsius |
| Total time above at 235 °C                     | 10        | 55         | Second          |

Datasheet Revision 1.3 Apr 24, 2024



**Target** 

Solderability reflow check of five cycles was performed, applying the procedures mentioned in JESD-A113E standard.

The MSL is an indicator for the maximum allowable time period (floor lifetime) in which a moisture-sensitive plastic device, once removed from the dry bag, can be exposed to an environment with a maximum temperature of 30 °C and a maximum relative humidity of 60% RH before the solder reflow process.

DA14592 SmartBond™ Module is qualified for TBD.

Table 19: MSL level vs floor lifetime

| MSL level | Floor lifetime            |  |
|-----------|---------------------------|--|
| MSL 4     | 72 hours                  |  |
| MSL 3     | 168 hours                 |  |
| MSL 2A    | 4 weeks                   |  |
| MSL 2     | 1 year                    |  |
| MSL 1     | Unlimited at 30 °C/85% RH |  |

**Target** 

# 11 Packaging Information

## 11.1 Tape and reel



Figure 17. Tape and reel

The reel specifications are presented in Table 20.

**Table 20: Reel specifications** 

| Parameter                    | Value                                                 |
|------------------------------|-------------------------------------------------------|
| Diameter                     | 13 inches                                             |
| Reel tape width              | 22 inches                                             |
| Tape material                | Static Dissipative Black Conductive Polystyrene Alloy |
| Qty/Reel                     |                                                       |
| Leader                       | 400 mm + 10%                                          |
| Trailer                      | 160 mm + 10%                                          |
| Round Sprocket Hole Diameter | 1.50 ± 0.10 mm                                        |
| Round Sprocket Hole Pitch    | 4.00 ± 0.10 mm                                        |

## 11.2 Labeling

On each reel, a set of labels are placed. The information label shows information regarding the batch number, date code, reel date and number, quantity, and part number as in Figure 18.

**Target** 



Figure 18. Reel part information label

The directives label shows information regarding directives conformity as in Figure 19, Figure 20, and Figure 21.



Figure 19. EU-UK directives conformity labels



Figure 20. ICASA conformity label



Figure 21. CMIIT ID label

© 2024 Renesas Electronics



**Target** 

# 12 Ordering Information

The ordering number consists of the part number followed by a suffix indicating the packing method. For details and availability, consult your Renesas Electronics Corporation local sales representative.

**Table 21: Ordering information (samples)** 

| Part number         | Size (mm)       | Shipment form | Pack quantity                | MOQ         |
|---------------------|-----------------|---------------|------------------------------|-------------|
| DA14592MOD-0100000C | 18 x 14.5 x 2.5 | Reel          | TBD                          | 1           |
| DA14592MOD-01F3200C | 18 x 14.5 x 2.5 | Reel          | Contact sales for av         | /ailability |
| DA14592MOD-01S1600C | 18 x 14.5 x 2.5 | Reel          | Contact sales for availabili |             |

#### **Table 22: Ordering information (production)**

| Part number         | Size (mm)       | Shipment form | Pack quantity        | MOQ        |
|---------------------|-----------------|---------------|----------------------|------------|
| DA14592MOD-01000002 | 18 x 14.5 x 2.5 | Reel          | TBD                  | 1          |
| DA14592MOD-01F32002 | 18 x 14.5 x 2.5 | Reel          | Contact sales for av | ailability |
| DA14592MOD-01S16002 | 18 x 14.5 x 2.5 | Reel          | Contact sales for av | ailability |

**Target** 

# 13 Regulatory Information

This section outlines the regulatory information for the DA14592 SmartBond™ Module. The module is certified for the global market. This facilitates the market entry of the end product. The end product would need to apply for the end product certification, however, the module certification listed below will facilitate that procedure.

When the user sends the end product to those markets, the end product may need to follow additional requirements according to the specific market regulation.

For example, some markets have additional testing and/or certification like Korea EMC, South Africa SABS EMC and some have the requirement to put on the end product label a modular approval ID or mark that consists of an approved Bluetooth® Low Energy modular ID on host label directly, like Japan, Taiwan, Brazil.

A list of the Conformance Standards that the DA14592 SmartBond™ Module meets is shown in Table 23.

Table 23: Standards conformance

| Area           | Item              | Service  | Standard                                                                                           | Certificate ID                     |
|----------------|-------------------|----------|----------------------------------------------------------------------------------------------------|------------------------------------|
| Global         | Safety for module | СВ       | IEC 62368-1:2018<br>EN IEC 62368-1:2020+A11:2020,<br>BS EN IEC 62368-1:2020+A11:2020               | CERTIFICATION<br>PENDING<br>Note 1 |
|                | Wireless          | RED      | EN 300 328 v2.2.2<br>EN 62479:2010                                                                 | CERTIFICATION<br>PENDING           |
| Europe         | Safety for module | CE       | EN IEC 62368-1: 2020+A11: 2020                                                                     |                                    |
|                | EMC               | RED      | EN 301 489-1 v2.2.3<br>Draft EN 301 489-17 v3.2.5                                                  |                                    |
|                | Wireless          | UKCA-RED | EN 300 328 v2.2.2<br>EN 62479:2010                                                                 |                                    |
| UK             | Safety for module | UKCA-LVD | BS EN IEC 62368-1: 2020+A11: 2020                                                                  | CERTIFICATION PENDING              |
|                | EMC               | UKCA-RED | EN 301 489-1 V2.2.3<br>Draft EN 301 489-17 V3.2.5                                                  |                                    |
|                | Wireless          | FCC ID   | 47 CFR PART 15 Subpart C: 2021 section 15.247                                                      | CERTIFICATION<br>PENDING           |
| US/CA          |                   | IC ID    | RSS-247 Issue 2: February 2017<br>RSS-Gen Issue 5: April 2018 +A1:<br>March 2019+A2: February 2021 | CERTIFICATION<br>PENDING           |
| Japan          | Wireless          | MIC      | JRL                                                                                                | CERTIFICATION<br>PENDING           |
| Taiwan         | Wireless          | NCC      | LP0002                                                                                             | CCAH24Y10540T7                     |
| South<br>Korea | Wireless          | MSIP     | 방송통신표준<br>KS X 3123 "무선 설비 적합성 평가<br>시험 방법"<br>KN 301 489                                          | CERTIFICATION<br>PENDING           |
| South Africa   | Wireless          | ICASA    | Based on RED                                                                                       | CERTIFICATION<br>PENDING           |
| Brazil         | Wireless          | Anatel   | ATO No.14448/2017<br>Resolution No.680                                                             | CERTIFICATION<br>PENDING           |



**Target** 

© 2024 Renesas Electronics

| Area     | Item     | Service | Standard          | Certificate ID        |
|----------|----------|---------|-------------------|-----------------------|
| China    | Wireless | SRRC    | 信部无【2002】353      | CERTIFICATION PENDING |
| Thailand | Wireless | NBTC    | NBTC TS 1035-2562 | CERTIFICATION PENDING |
| India    | Wireless | WPC     | Based on RED      | CERTIFICATION PENDING |

Note 1 Include national differences of the US/Canada/Japan/China/Korea/Europe/Australia/South Africa/Taiwan/Brazil/Thailand.

# 13.1 CE (Radio Equipment Directive 2014/53/EU (RED)) – (Europe)

Model no. DA14592MOD-0100000 Model no. DA14592MOD-01F3200 Model no. DA14592MOD-01S1600

The DA14592 SmartBond<sup>™</sup> Module is a Radio Equipment Directive (RED) assessed radio that is CE marked. The module has been manufactured and tested with the intention of being a subassembly to a final product. The module has been tested to RED 2014/53/EU Essential Requirements for Health, Safety, and Radio. The applicable standards are:

Radio: EN 300 328 V2.2.2 (2019-07)

Health: (SAR) EN 62479:2010

Safety: EN IEC 62368-1: 2020+A11: 2020

EMC: EN 301 489-1 v2.2.3, Draft EN 301 489-17 v3.2.5

End product will need to perform the radio EMC tests according to EN 301 489. The conducted tests can be inherited from the module test report. It is recommended to repeat the EN 300 328 radiated testing with the end product assembly.

# **Simplified Declaration of Conformity**

Hereby, Renesas Design Netherlands B.V. declares that radio type equipment DA14592MOD-0100000 is in compliance with Directive 2014/53/EU. The full text of the EU declaration of conformity is available at the following internet address: www.renesas.com

# 13.2 FCC - (U.S.A.)

Model no. DA14592MOD-0100000 Model no. DA14592MOD-01F3200 Model no. DA14592MOD-01S1600

FCC ID: Y82-DA14592MOD

### 13.2.1 List of applicable FCC rules

The module complies with FCC Part 15.247.

# 13.2.2 Summarize the specific operational use conditions

The module has been certified for Portable applications. This transmitter must not be co-located or operating in conjunction with any other antenna or transmitter.



**Target** 

### 13.2.3 Limited module procedures

Not applicable.

### 13.2.4 Trace antenna designs

Not applicable.

### 13.2.5 RF exposure considerations

This equipment complies with FCC's RF radiation exposure limits set forth for an uncontrolled environment. The module integrator has to integrate the device within 10mm minimum distance to the human body, otherwise the module integrator has to do SAR testing and certification. The antenna(s) used for this transmitter must not be collocated or operating in conjunction with any other antenna or transmitter.

#### 13.2.6 Antennas

| Туре        | Gain    | Impedance | Application |
|-------------|---------|-----------|-------------|
| PCB Antenna | -0.4dBi | 50Ω       | Fixed       |

The antenna is permanently attached, cannot be replaced.

### 13.2.7 Label and compliance information.

This device complies with part 15 of the FCC rules. Operation is subject to the following two conditions:

- 1. This device may not cause harmful interference.
- 2. This device must accept any interference received, including interference that may cause undesired operation.

#### Note

The manufacturer is not responsible for any radio or TV interference caused by unauthorized modifications or changes to this equipment. Such modifications or changes could void the user's authority to operate the equipment.

#### Warning

Changes or modifications to this unit not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### Note

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.



**Target** 

The system integrator must place an exterior label on the outside of the final product housing the DA14592MOD-0100000 Module. Below are the contents that must be included on this label.

### **OEM Labeling Requirements:**

#### **Notice**

The OEM must make sure that FCC labeling requirements are met. This includes a clearly visible exterior label on the outside of the final product housing that displays the contents shown below.

Model: DA14592MOD-0100000 Contains FCC ID: Y82-DA14592MOD

### 13.2.8 Information on test modes and additional testing requirements:

When testing host product, the host manufacture should follow FCC KDB Publication 996369 D04 Module Integration Guide for testing the host products. The host manufacturer may operate their product during the measurements. In setting up the configurations, if the pairing and call box options for testing do not work, then the host product manufacturer should coordinate with the module manufacturer for access to test mode software.

### 13.2.9 Additional testing, Part 15 Subpart B disclaimer:

The modular transmitter is only FCC authorized for the specific rule parts (FCC Part 15.247) list on the grant, and that the host product manufacturer is responsible for compliance to any other FCC rules that apply to the host not covered by the modular transmitter grant of certification. The final host product still requires Part 15 Subpart B compliance testing with the modular transmitter installed when contains digital circuity.

### 13.3 IC (Canada)

Model no. DA14592MOD-0100000 Model no. DA14592MOD-01F3200 Model no. DA14592MOD-01S1600

IC ID: 9576A-DA14592MOD

The DA14592 SmartBond<sup>™</sup> Module is certified for the IC as a single-modular transmitter. The module meets IC modular approval and labeling requirements. The IC follows the same testing and rules as the FCC regarding certified modules in authorized equipment.

The module has been tested according to the following standards:

- Radio: RSS-247 Issue 3: August 2023, RSS-Gen Issue 5: April 2018 +A1: March 2019+A2: February 2021
- Health: RSS-102 Issue 5:2015

This device contains license exempt transmitter(s)/receiver(s) that comply with Innovation, Science and Economic Development Canada's license-exempt RSS(s). Operation is subject to the following two conditions:

- (1) this device may not cause interference
- (2) this device must accept any interference, including interference that may cause undesired operation of the device.

L'emitteur/récepteur exempt de licence contenu dans le présent appareil est conforme aux CNR d'Inovvation, Sciences et Développement economic Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes:



**Target** 

- (1) L'appareil ne doit pas produire de brouillage
- (2) L'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

### **RF Exposure Statement**

This device complies with IC radiation exposure limits set forth for an uncontrolled environment and meets RSS-102 of the IC radio frequency (RF) Exposure rules. The module integrator has to integrate the device within 10 mm minimum distance to the human body, otherwise the module integrator has to do SAR testing and certification. This transmitter must not be co-located or operating in conjunction with any other antenna or transmitter.

Le présent appareil est conforme à l'exposition aux radiations IC définies pour un environnement non contrôlé et répond aux RSS-102 de la fréquence radio (RF) IC règles d'exposition. L'intégrateur de module doit intégrer l'appareil à une distance minimale de 10 mm du corps humain, sinon l'intégrateur de module doit effectuer des tests et une certification SAR. L'émetteur ne doit pas être colocalisé ni fonctionner conjointement avec à autre antenne ou autre émetteur.

# **OEM Responsibilities to comply with IC Regulations**

**OEM** integrator is responsible for testing their end product for any additional compliance requirements needed for the module installation like IC ES003 (EMC). This can be combined with the FCC Part 15B test.

### End product labeling

The DA14592 SMARTBOND™ Module is labeled with its own IC ID: 9576A-DA14592MOD . If the IC ID is not visible when the module is installed inside another device, the host product must be labelled to display the ISED certification number for the module, preceded by the word "contains" or similar wording expressing the same meaning, as follows: "Contains IC: 9576A-DA14592MOD"

### 13.4 UKCA (UK)

UK CA

Model no. DA14592MOD-0100000 Model no. DA14592MOD-01F3200 Model no. DA14592MOD-01S1600

**UKCA ID: CERTIFICATION PENDING** 

The module has been tested and found to comply with the standards harmonized with the regulations listed below according to UKCA-Radio

Equipment Regulations 2017-CHAPTER 1 6(1)(a) Health, 6(1)(b) & 6(2).

The applicable standards are:

• Radio: EN 300 328 V2.2.2 (2019-07)

Health: (SAR) EN 62479:2010

Safety: EN IEC 62368-1: 2020+A11: 2020

EMC: EN 301 489-1 v2.2.3, Draft EN 301 489-17 v3.2.5

End product will need to perform the radio EMC tests according to EN 301 489. The conducted tests can be inherited from the module test report. It is recommended to repeat the EN 300 328 radiated testing with the end-product assembly.

#### **Simplified Declaration of Conformity**

Hereby, Renesas Design Netherlands B.V. declares that radio type equipment DA14592MOD-0100000 is in compliance with Radio Equipment Regulations 2017. The full text of the UK declaration of conformity is available at the following internet address: www.renesas.com



**Target** 

# 13.5 NCC (Taiwan)

Model no. DA14592MOD-0100000

NCC ID:CCAH24Y10540T7



The DA14592 SmartBond<sup>™</sup> Module has received compliance approval in accordance with the Telecommunications Act. The module has been tested according to the following standard:

Radio: Low Power Radio Frequency Devices Technical Regulations (LP0002)

End product may need to follow additional requirements according to the regulation EMC.

取得審驗證明之低功率射頻器材,非經核准,公司、商號或使用者均不得擅自變更頻率、加大功率或 變更原設計之特性及功能。低功率射頻器材之使用不得影響飛航安全及干擾合法通信;經發現有干擾 現象時,應立即停用,並改善至無干擾時方得繼續使用。前述合法通信,指依電信管理法規定作業之 無線電通信。低功率射頻器材須忍受合法通信或工業、科學及醫療用電波輻射性電機設備之干擾。

#### End product labeling

The NCC ID can be applied directly to the end product's label.

### **NCC Warning**

本模組於取得認證後將依規定於模組本體標示審驗合格標籤,並要求最終產品平台廠商 (OEM Integrator)於最終產品平台(End Product)上標示"本產品內含射頻模組, 其NCC型式認證號碼為:

# 13.6 MSIP (South Korea)

Model no. DA14592MOD-0100000

**MSIP ID: CERTIFICATION PENDING** 

DA14592 SmartBond<sup>™</sup> Module has received certification of conformity in accordance with Radio Waves Act. The module has been tested according to the following standard:

Radio: Ministry of Science and ICT Notice No. 2019-105

For the end product wireless test, you can refer to Renesas' own certification report so that the lab knows the module itself has passed although it still needs to be tested.

Additionally, EMC for wireless (KN301489).

# **End product labeling**

The MSIP ID can be applied directly to the end product's label. The ID should be clearly visible on the final end product. The integrator of the module should refer to the labeling requirements for Korea available on the Korea Communications Commission (KCC) website.

### 13.7 ICASA (South Africa)

South Africa certification is based on RED(CE) approval.

Model no. DA14592MOD-0100000

**Equipment Type Approval Number: CERTIFICATION PENDING** 



**Target** 



Approval is granted to print labels for the products as described below:

- 1. For use as Label on the product size: 80 mm (W) X 40 mm (H). To be printed on the product.
- 2. For use as Label on the package size: 80 mm (W) X 40 mm (H). To be printed on the package.

End product may need to follow additional requirements according to the regulation EMC.

# 13.8 ANATEL (Brazil)

Model no. DA14592MOD-0100000 Model no. DA14592MOD-01F3200 Model no. DA14592MOD-01S1600

ANATEL ID: 05494-24-16689



The module has been tested and found to be compliant according to the following standards:

ATO (Act) No 14448/2017

End product may need to follow additional requirements according to the regulation EMC.

"Este equipamento não tem direito à proteção contra interferência prejudicial e não pode causar interferência em sistemas devidamente autorizados. Para mais informações consulte o site da ANATEL www.anatel.gov.br"

### Translation of the text:

"This equipment is not entitled to protection against harmful interference and must not cause interference in duly authorized systems. For more information, consult the ANATEL website www.anatel.gov.br"

### 13.9 SRRC (China)

Model no. DA14592MOD-0100000

CMIIT ID: CERTIFICATION PENDING



**Target** 

The module has been tested and found to be compliant according to the following standards:

● 信部无【2002】353号

End product may need to follow additional requirements according to the regulation EMC.

# 13.10 MIC (Japan)

Model no. DA14592MOD-0100000 Model no. DA14592MOD-01F3200 Model no. DA14592MOD-01S1600

MIC ID: R 202-JCE029



The DA14592 SmartBond<sup>™</sup> Module has received type certification as required to conform to the technical standards regulated by the Ministry of Internal Affairs and Communications (MIC) of Japan pursuant to the Radio Act of Japan.

### The module has been tested according to the following standard:

• Radio: JRL "Article 49-20 and the relevant articles of the Ordinance Regulating Radio" Equipment End product may need to follow additional requirements according to the regulation EMC.

### **End product labeling**

The MIC ID can be applied directly to the end product's label. The end product may bear the GITEKI mark and certification number so that is clear that the end product contains a certified radio module. The following note may be shown next to, below, or above the GITEKI mark and certification number in order to indicate the presence of a certified radio module:

当該機器には電波法に基づく、技術基準適合証明等を受けた特定無線設備を装着している。

### **Translation of the text:**

"This equipment contains specified radio equipment that has been certified to the Technical Regulation Conformity Certification under the Radio Law."

### 13.11 NBTC (Thailand)

Model no. DA14592MOD-0100000

**NBTC SDoC ID: CERTIFICATION PENDING** 

"This telecommunication equipment conforms to the technical standards or requirements of NBTC."

End product may need to follow additional requirements according to the regulation EMC.

### **End product labeling**

End products will have their own ID and labeling requirements.

**Target** 



(Translation of content: This radiocommunication equipment is exempted to possess license, user license, or radiocommunication station license as per NBTC notification regarding radiocommunication equipment and radiocommunication station has been exempted for license according to radio communication act B.E.2498)

# 13.12 WPC (India)

Model no. DA14592MOD-0100000

Registration No: CERTIFICATION PENDING

India certification is based on RED(CE) approval/reports. There are no **marking/labeling requirements.** 

End product may need to follow additional requirements according to the regulation EMC.



**Target** 

# 14 Bluetooth SIG Qualification

The DA14592 SmartBondTM Module is listed on the Bluetooth® SIG Website as a qualified product. The customers can refer to the following QDIDs to qualify their product:

- QDID 221791 for Host Subsystem
- QDID 221790 for Controller Subsystem



**Target** 

# **Revision History**

| Revision | Date         | Description                                           |  |
|----------|--------------|-------------------------------------------------------|--|
| 1.3      | Apr 24, 2024 | Datasheet Status: Target, Product status: Development |  |
| 1.2      | Apr 18, 2024 | Datasheet Status: Target, Product status: Development |  |
| 1.1      | Apr 24, 2024 | Datasheet status: Target. Product status: Development |  |



**Target** 

### **Status Definitions**

| Revision   | Datasheet Status | Product Status | Definition                                                                                                                                                                                                                                                                                                                           |
|------------|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. <n></n> | Target           | Development    | This datasheet contains the design specifications for product development. Specifications may be changed in any manner without notice.                                                                                                                                                                                               |
| 2. <n></n> | Preliminary      | Qualification  | This datasheet contains the specifications and preliminary characterization data for products in pre-production. Specifications may be changed at any time without notice in order to improve the design.                                                                                                                            |
| 3. <n></n> | Final            | Production     | This datasheet contains the final specifications for products in volume production. The specifications may be changed at any time in order to improve the design, manufacturing and supply. Major specification changes are communicated via Customer Product Notifications. Datasheet changes are communicated via www.renesas.com. |
| 4. <n></n> | Obsolete         | Archived       | This datasheet contains the specifications for discontinued products. The information is provided for reference only.                                                                                                                                                                                                                |

### **RoHS Compliance**

Renesas Electronics' suppliers certify that its products are in compliance with the requirements of Directive 2011/65/EU of the European Parliament on the restriction of the use of certain hazardous substances in electrical and electronic equipment. RoHS certificates from our suppliers are available on request.



**Target** 

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.1 Jan 2024)

# **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu

Koto-ku, Tokyo 135-0061, Japan

www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>

© 2024 Renesas Electronics Corporation. All rights reserved.

Datasheet Revision 1.3 Apr 24, 2024