# How to build a LoRa® application with STM32CubeWL ### Introduction This application note guides the user through all the steps required to build specific LoRa® applications based on STM32WL Series microcontrollers. LoRa<sup>®</sup> is a type of wireless telecommunication network designed to allow long-range communications at a very-low bitrate and to enable long-life battery-operated sensors. LoRaWAN<sup>®</sup> defines the communication and security protocol that ensures the interoperability with the LoRa<sup>®</sup> network. The firmware in the STM32CubeWL MCU Package is compliant with the LoRa Alliance® specification protocol named LoRaWAN® and has the following main features: - · Application integration ready - Easy add-on of the low-power LoRa<sup>®</sup> solution - · Extremely low CPU load - · No latency requirements - · Small STM32 memory footprint - Low-power timing services The firmware of the STM32CubeWL MCU Package is based on the STM32Cube HAL drivers. This document provides customer application examples on the STM32WL Nucleo-64 boards NUCLEO\_WL55JC (order codes NUCLEO-WL55JC1 for high-frequency band and NUCLEO-WL55JC2 for low-frequency band). To fully benefit from the information in this application note and to create an application, the user must be familiar with the STM32 microcontrollers, the LoRa<sup>®</sup> technology, and understand system services such as low-power management and task sequencing. # 1 Overview The STM32CubeWL runs on STM32WL Series microcontrollers based on the Arm® Cortex®-M processor. Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere. arm # 1.1 Acronyms Table 1. Acronyms | Acronym | Definition | |-------------------|------------------------------------------| | ABP | Activation by personalization | | ADR | Adaptive data rate | | BSP | Board support package | | HAL | Hardware abstraction layer | | LoRa | Long range radio technology | | LoRaWAN | LoRa wide-area network | | LPWAN | Low-power wide-area network | | MAC | Media access control | | MCPS | MAC common part sublayer | | MIB | MAC information base | | MLME | MAC sublayer management entity | | MSC | Message sequence chart | | <target></target> | STM32WL Nucleo-64 boards (NUCLEO-WL55JC) | # 1.2 Reference documents - [1] User manual STM32 LoRa Expansion Package for STM32Cube (UM2073) - [2] STM32WLEx reference manual (RM0461) - [3] Application note LoRaWAN AT commands for STM32CubeWL (AN5481) - [4] Application note Building wireless applications with STM32WB Series microcontrollers (AN5289) - [5] IEEE Std 802.15.4TM 2011. Low-Rate Wireless Personal Area Networks (LR-WPANs) ## 1.3 LoRa standard Refer to document [1] for more details on LoRa and LoRaWAN recommendations. AN5406 - Rev 4 page 2/63 # 2 STM32CubeWL architecture ## 2.1 STM32CubeWL overview The firmware of the STM32CubeWL MCU Package includes the following resources (see Figure 1): - Board support package: STM32WLxx\_Nucleo drivers - STM32WLxx\_HAL\_Driver - Middleware: - LoRaWAN containing: - LoRaWAN layer - LoRa utilities - LoRa software crypto engine - LoRa state machine - SubGHz\_Phy layer middleware containing the radio and radio\_driver interfaces - LoRaWAN applications: - AT\_Slave - End\_Node - SubGHz\_Phy application: - PingPong In addition, this application provides efficient system integration with the following: - · a sequencer to execute the tasks in background and enter low-power mode when there is no activity - a timer server to provide virtual timers running on RTC (in Stop and Standby modes) to the application For more details refer to Section 7 Utilities description. AN5406 - Rev 4 page 3/63 Figure 1. Project file structure AN5406 - Rev 4 page 4/63 ### 2.2 Static LoRa architecture The figure below describes the main design of the firmware for the LoRa application. LoRa application (AT Slave, End Node or PingPong) LoRaWAN middleware LmHandler.h Utilities LmHandler LoRaMAC LoRaMAC crypto Timer server radio.h Sequencer SubGHz Phy middleware radio.c Debug trace Low-power radio\_driver.c mode Board support package (BSP) Hardware abstraction layer APIs (HAL) RTC NVIC SubGHz RCC **GPIO** Sub-GHz radio system peripheral Figure 2. Static LoRa architecture The HAL uses STM32Cube APIs to drive the MCU hardware required by the application. Only specific hardware is included in the LoRa middleware as it is mandatory to run a LoRa application. The RTC provides a centralized time unit that continues to run even in low-power mode (Stop 2 mode). The RTC alarm is used to wake up the system at specific timings managed by the timer server. The radio driver uses the SubGHz HAL to control the radio (see the above figure). The radio driver also provides a set of APIs to be used by higher-level software. The radio driver is split in the following parts: - radio.c: contains all functions that are radio dependent only. - radio driver.c: contains low-level radio drivers. The MAC controls the SubGHz\_Phy using the 802.15.4 model. The MAC interfaces with the SubGHz\_Phy driver and uses the timer server to add or remove timed tasks. Since the state machine that controls the LoRa Class A, is sensitive, an intermediate level of software is inserted (lora.c) between the MAC and the application (refer to LoRaMAC driver in the above figure). With a limited set of APIs, the user is free to implement the Class A state machine at application level. For more details, refer to Section 6. The application, built around an infinite loop, manages the low-power, runs the interrupt handlers (alarm or GPIO) and calls the LoRa Class A if any task must be done. AN5406 - Rev 4 page 5/63 # 2.3 Dynamic view The MSC (message sequence chart) shown in the figure below depicts a Class A device transmitting an application data and receiving application data from the server. Figure 3. Class A Tx and Rx processing MSC Once the radio has completed the application data transmission, an asynchronous RadioIRQ wakes up the system. The RadioIsr here calls txDone in the handler mode. All Radiolsr and MAC timer call a LoramacProcessNotify callback to request the application layer to update the LoramaC state and to do further processing when needed. For instance, at the end of the reception, rxDone is called in the ISR (handler), but all the Rx packet processing including decryption must not be processed in the ISR. This case is an example of call sequence. If no data is received into the Rx1 window, then another Rx2 window is launched.. AN5406 - Rev 4 page 6/63 # 3 SubGHz HAL driver This section focuses on the SubGHz HAL (other HAL functions such as timers or GPIO are not detailed). The SubGHz HAL is directly on top of the sub-GHz radio peripheral (see Figure 2. Static LoRa architecture). The SubGHz HAL driver is based on a simple one-shot command-oriented architecture (no complete processes). Therefore, no LL driver is defined. This SubGHz HAL driver is composed the following main parts: - Handle, initialization and configuration data structures - Initialization APIs - · Configuration and control APIs - MSP and events callbacks - Bus I/O operation based on the SUBGHZ\_SPI (Intrinsic services) As the HAL APIs are mainly based on the bus services to send commands in one-shot operations, no functional state machine is used except the RESET/READY HAL states. ### 3.1 SubGHz resources The following HAL SubGHz APIs are called at the initialization of the radio: - Declare a SUBGHZ HandleTypeDef handle structure. - Initialize the sub-GHz radio peripheral by calling the HAL SUBGHZ Init(&hUserSubghz) API. - Initialize the SubGHz low-level resources by implementing the HAL SUBGHZ MspInit() API: - PWR configuration: Enable wakeup signal of the sub-GHz radio peripheral. - NVIC configuration: - Enable the NVIC radio IRQ interrupts. - Configure the sub-GHz radio interrupt priority. The following HAL radio interrupt is called in the stm32wlxx it.c file: • HAL SUBGHZ IRQHandler in the SUBGHZ Radio IRQHandler. ## 3.2 SubGHz data transfers The Set command operation is performed in polling mode with the HAL SUBGHZ ExecSetCmd(); API. The Get Status operation is performed using polling mode with the HAL SUBGHZ ExecGetCmd(); API. The read/write register accesses are performed in polling mode with following APIs: - HAL SUBGHZ WriteRegister(); - HAL\_SUBGHZ\_ReadRegister(); - HAL SUBGHZ WriteRegisters(); - HAL SUBGHZ ReadRegisters(); - HAL SUBGHZ WriteBuffer(); - HAL\_SUBGHZ\_ReadBuffer(); AN5406 - Rev 4 page 7/63 ## 4 BSP STM32WL Nucleo-64 boards This BSP driver provides a set of functions to manage: - an application dependent part, implementing external control of on-board components: RF switches, TCXO, RF losses and LEDs/sensors available on the STM32WL Nucleo-64 board (NUCLEO-WL55JC) - a fixed part implementing the internal radio accesses (reset, busy and the NVIC radio IRQs) Note: In the current implementation, due to STM32CubeMX limitation, the firmware does not use BSP files but radio\_board\_if.c/.h for radio related items, and board\_resources.c/.h for LED and push buttons. The choice between the two implementations is done into <code>Core/Inc/platform.h</code> by selecting <code>USE\_BSP\_DRIVER</code> or <code>MX\_BOARD\_PSEUDODRIVER</code>. # 4.1 Frequency band Two types of Nucleo board are available on the STM32WL Series: - NUCLEO-WL55JC1: high-frequency band, tuned for frequency between 865 MHz and 930 MHz - NUCLEO-WL55JC2: low-frequency band, tuned for frequency between 470 MHz and 520 MHz Obviously, If the user tries to run a firmware compiled at 868 MHz on a low-frequency band board, very poor RF performances are expected. The firmware does not check the band of the board on which it runs. #### 4.2 RF switch The STM32WL Nucleo-64 board embeds an RF 3-port switch (SP3T) to address, with the same board, the following modes: - high-power transmission - low-power transmission - reception Table 2. BSP radio switch | Function | Description | |-----------------------------------------------------------|----------------------------------| | int32_t BSP_RADIO_Init(void) | Initializes the RF switch. | | BSP_RADIO_ConfigRFSwitch(BSP_RADIO_Switch_TypeDef Config) | Configures the radio switch. | | int32_t BSP_RADIO_DeInit (void) | De-initializes the RF switch. | | int32 t BSP RADIO GetTxConfig(void) | Returns the board configuration: | | INCOZ_C BSF_KADIO_GetIXCONIIG(VOId) | high power, low power or both. | The RF states versus the switch configuration are given in the table below. Table 3. RF states versus switch configuration | RF state | FE_CTRL1 | FE_CTRL2 | FE_CTRL3 | |-------------------------|----------|----------|----------| | High-power transmission | Low | High | High | | Low-power transmission | High | High | High | | Reception | High | Low | High | AN5406 - Rev 4 page 8/63 # 4.3 RF wakeup time The sub-GHz radio wakeup time is recovered with the following API. Table 4. BSP radio wakeup time | Function | Description | |----------------------------------------|-------------------------------| | uint32_t BSP_RADIO_GetWakeUpTime(void) | Returns RF_WAKEUP_TIME value. | The user must start the TCXO by setting the command RADIO\_SET\_TCXOMODE with a timeout depending of the application. The timeout value can be updated in stm32wlxx nucleo conf.h. Default template value is defined below. #define RF\_WAKEUP\_TIME 10U #### **4.4** TCXO Various oscillator types can be mounted on the user application. On the STM32WL Nucleo-64 boards, a TCXO (temperature compensated crystal oscillator) is used to achieve a better frequency accuracy. Table 5. BSP radio TCXO | Function | Description | |----------------------------------|----------------------------------| | uint32_t BSP_RADIO_IsTCXO (void) | Returns IS_TCXO_SUPPORTED value. | The user can change this value in stm32wlxx nucleo conf.h: #define IS TCXO SUPPORTED 1U ## 4.5 Power regulation Depending on the user application, a LDO or an SMPS (also named DCDC) is used for power regulation. An SMPS is used on the STM32WL Nucleo-64 boards. Table 6. BSP radio SMPS | Function | Description | |----------------------------------|----------------------------------| | uint32_t BSP_RADIO_IsDCDC (void) | Returns IS_DCDC_SUPPORTED value. | The user can change this value in stm32wlxx nucleo conf.h: #define IS\_DCDC\_SUPPORTED 1U The SMPS on the board can be disabled by setting IS\_DCDC\_SUPPORTED to 0. AN5406 - Rev 4 page 9/63 # 4.6 STM32WL Nucleo-64 board schematic The figure below details the STM32WL Nucleo-64 board, MB1389 reference board schematic, highlighting some useful signals: - control switches on PC4, PC5 and PC3 - TCXO control voltage PIN on PB0 - debug lines on PB12, PB13 and PB14 - system clock on PA8 - SCK on PA5 - MISO on PA6 - MOSI on PA7 Figure 4. NUCLEO-WL55JC schematic AN5406 - Rev 4 page 10/63 # 5 SubGHz\_Phy layer middleware description The radio abstraction layer is composed of two layers: - high-level layer (radio.c) It provides a high-level radio interface to the stack middleware. It also maintains radio states, processes interrupts and manages timeouts. It records callbacks and calls them when radio events occur. - low-level radio drivers It is an abstraction layer to the RF interface. This layer knows about the register name and structure, as well as detailed sequence. It is not aware about hardware interface. The SubGHz\_Phy layer middleware contains the radio abstraction layer that interfaces directly on top of the hardware interface provided by BSP (refer Section 4 BSP STM32WL Nucleo-64 boards). The SubGHz\_Phy middleware directory is divided in two parts - radio.c: contains a set of all radio generic callbacks, calling radio\_driver functions. This set of APIs is meant to be generic and identical for all radios. - radio driver.c: low-level radio drivers AN5406 - Rev 4 page 11/63 # 5.1 Middleware radio driver structure A radio generic structure, *struct Radio\_s Radio {};*, is defined to register all the callbacks, with the fields detailed in the table below. Table 7. Radio\_s structure callbacks | Callback | Description | | |--------------------------|----------------------------------------------------------------------------------------------|--| | RadioInit | Initializes the radio. | | | RadioGetStatus | Returns the current radio status. | | | RadioSetModem | Configures the radio with the given modem. | | | RadioSetChannel | Sets the channel frequency. | | | RadioIsChannelFree | Checks if the channel is free for the given time. | | | RadioRandom | Generates a 32-bit random value based on the RSSI readings. | | | RadioSetRxConfig | Sets the reception parameters. | | | RadioSetTxConfig | Sets the transmission parameters. | | | RadioCheckRfFrequenc | Checks if the given RF frequency is supported by the hardware. | | | RadioTimeOnAir | Computes the packet time on air in ms, for the given payload. | | | RadioSend | Sends the buffer of size. Prepares the packet to be sent and sets the radio in transmission. | | | RadioSleep | Sets the radio in Sleep mode. | | | RadioStandby | Sets the radio in Standby mode. | | | RadioRx | Sets the radio in reception mode for the given time. | | | RadioStartCad | Starts a CAD (channel activity detection). | | | RadioSetTxContinuousWave | Sets the radio in continuous wave transmission mode. | | | RadioRssi | Reads the current RSSI value. | | | RadioWrite | Writes the radio register at the specified address. | | | RadioRead | Reads the radio register at the specified address. | | | RadioSetMaxPayloadLength | Sets the maximum payload length. | | | RadioSetPublicNetwork | Sets the network to public or private. Updates the sync byte. | | | RadioGetWakeUpTime | Gets the time required for the board plus radio to exit Sleep mode. | | | RadioIrqProcess | Processes radio IRQ. | | | RadioRxBoosted | Sets the radio in reception mode with max LNA gain for the given time. | | | RadioSetRxDutyCycle | Sets the Rx duty-cycle management parameters. | | | RadioTxPrbs | Sets the transmitter in continuous PRBS mode. | | | RadioTxCw | Sets the transmitter in continuous unmodulated carrier mode. | | AN5406 - Rev 4 page 12/63 # 5.2 Radio IRQ interrupts The possible sub-GHz radio interrupt sources are detailed in the table below. Table 8. Radio IRQ bit mapping and definition | Bit | Source | Description | Packet type | Operation | |-----|------------------|---------------------------------------------------|---------------|-----------| | 0 | txDone | Packet transmission finished | | Tx | | 1 | rxDone | Packet reception finished | LoRa and GFSK | | | 2 | PreambleDetected | Preamble detected | | | | 3 | SyncDetected | Synchronization word valid | GFSK | | | 4 | HeaderValid | Header valid | LoRa | Rx | | 5 | HeaderErr | Header error | LORa | | | 6 | Err | Preamble, sync word, address, CRC or length error | GFSK | | | | CrcErr | CRC error | | | | 7 | CadDone | Channel activity detection finished | LoRa | CAD | | 8 | CadDetected | Channel activity detected | | CAD | | 9 | Timeout | Rx or TX timeout | LoRa and GFSK | Rx and Tx | For more details, refer to the product reference manual. AN5406 - Rev 4 page 13/63 # 6 LoRaWAN middleware description The LoRa stack middleware is split into the following modules: - LoRaMAC layer module (in Middlewares \Third Party \LoRaWAN \Mac) - LoRa utilities module (in Middlewares \Third Party \LoRaWAN \Utilities) - LoRa crypto module (in Middlewares\Third Party\LoRaWAN\Crypto) - LoRa LmHandler module (in Middlewares\Third Party\LoRaWAN\LmHandler) ### 6.1 LoRaWAN middleware features - Compliant with the specification for the LoRa Alliance protocol, named LoRaWAN - On-board LoRaWAN Class A, Class B and Class C protocol stack - EU 868MHz ISM band ETSI compliant - EU 433MHz ISM band ETSI compliant - US 915MHz ISM band FCC compliant - KR 920Mhz ISM band defined by Korean government - RU 864Mhz ISM band defined by Russian regulation - CN 779Mhz and CN470Mhz ISM bands defined by Chinese government - AS 923Mhz ISM band defined by Asian governments - AU 915Mhz ISM bands defined by Australian government - IN 865Mhz ISM bands defined by Indian government - End-device activation either through OTAA or through activation-by-personalization (ABP) - Adaptive data rate support - LoRaWAN test application for certification tests included - · Low-power optimized ### 6.2 LoRaWAN middleware initialization The initialization of the LoRaMAC layer is done through the LoRaMacInitialization API, that initializes both the preamble run time of the LoRaMAC layer and the callback primitives of the MCPS and MLME services (see the table below). Table 9. LoRaWAN middleware initialization | Function | Description | |---------------------------------------|--------------------------------------------------| | LoRaMacStatus_t LoRaMacInitialization | | | (LoRAMacPrimitives_t *primitives, | Initializes the LoRaMAc layer module | | LoRaMacCallback_t *callback, | (see Section 6.4 Middleware MAC layer callbacks) | | LoRaMacRegion_t region) | | ## 6.3 Middleware MAC layer APIs The provided APIs follow the definition of "primitive" defined in IEEE802.15.4-2011 (see document [5]). The interfacing with the LoRaMAC is made through the request-confirm and the indication-response architecture. The application layer can perform a request that the LoRaMAC layer confirms with a confirm primitive. Conversely, the LoRaMAC layer notifies an application layer with the indication primitive in case of any event. The application layer may respond to an indication with the response primitive. Therefore, all the confirm or indication are implemented using callbacks. AN5406 - Rev 4 page 14/63 The LoRaMAC layer provides the following services: MCPS services In general, the LoRaMAC layer uses the MCPS services for data transmissions and data receptions. ### Table 10. MCPS services | Function | Description | |-------------------------------------------------------------|---------------------------| | LoRaMacStatus_t LoRaMacMcpsRequest (McpsReq_t *mcpsRequest) | Requests to send Tx data. | # MLME services The LoRaMAC layer uses the MLME services to manage the LoRaWAN network. Table 11. MMLE services | Function | Description | |--------------------------------------------------------------|--------------------------------------------------------| | LoRaMacStatus_t LoRaMacMlmeRequest (MlmeReq_t *mlmeRequest ) | Generates a join request or requests for a link check. | ### MIB services The MIB stores important runtime information (such as MIB\_NETWORK\_ACTIVATION or MIB\_NET\_ID) and holds the configuration of the LoRaMAC layer (for example the MIB\_ADR, MIB\_APP\_KEY). Table 12. MIB services | Function | Description | |----------------------------------------------------------------------------|---------------------------------------| | LoRaMacStatus_t LoRaMacMibSetRequestConfirm (MibRequestConfirm_t *mibSet) | Sets attributes of the LoRaMAC layer. | | LoRaMacStatus_t LoRaMacMibGetRequestConfirm (MibRequestConfirm_t *mibGet ) | Gets attributes of the LoRaMAC layer. | AN5406 - Rev 4 page 15/63 # 6.4 Middleware MAC layer callbacks The LoRaMAC user event functions primitives (also named callbacks) to be implemented by the application are the following: MCPS **Table 13. MCPS primitives** | Function | Description | |-----------------------------------------------------------------|---------------------------------------------------------------| | <pre>void (*MacMcpsConfirm ) (McpsConfirm_t *McpsConfirm)</pre> | Response to a McpsRequest | | Void (*MacMcpsIndication) (McpsIndication_t *McpsIndication) | Notifies the application that a received packet is available. | MLME **Table 14. MLME primitive** | Function | Description | |--------------------------------------------------------------------|------------------------------| | <pre>void ( *MacMlmeConfirm ) ( MlmeConfirm_t *MlmeConfirm )</pre> | Manages the LoRaWAN network. | • MIB No available functions. # 6.5 Middleware MAC layer timers Delay Rx window Refer to document [1], section 'End-device classes' for more details. Table 15. Delay Rx window | Function | Description | |-----------------------------------|--------------------------------------------------------| | void OnRxWindowlTimerEvent (void) | Sets the RxDelay1 (ReceiveDelayX - RADIO_WAKEUP_TIME). | | void OnRxWindow2TimerEvent (void) | Sets the RxDelay2. | ### Delay for Tx frame transmission Table 16. Delay for Tx frame transmission | Function | Description | |----------------------------------------------|-------------------------------------------| | <pre>void OnTxDelayedTimerEvent (void)</pre> | Sets the timer for Tx frame transmission. | AN5406 - Rev 4 page 16/63 ## Delay for Rx frame Table 17. Delay for Rx frame | Function | Description | |------------------------------------|-------------------------------------------------| | void OnAckTimeoutTimerEvent (void) | Sets timeout for received frame acknowledgment. | # 6.6 Middleware LmHandler application function The interface to the MAC is done through the MAC interface LoRaMac.h file, in one of the following modes: Standard mode An interface file (LoRaMAC driver, see Figure 2 ) is provided to let the user start without worrying about the LoRa state machine. This file is located in ${\tt Middlewares \backslash Third\_Party \backslash LoRaWAN \backslash LmHandler \backslash LmHandler.c} \ \textbf{and implements}:$ - a set of APIs to access to the LoRaMAC services - the LoRa certification test cases that are not visible to the application layer - Advanced mode The user accesses directly the MAC layer by including the MAC in the user file. AN5406 - Rev 4 page 17/63 ### 6.6.1 Operation model The operation model proposed for the LoRa End\_Node is based on 'event-driven' paradigms including 'time-driven' (see the figure below). The behavior of the LoRa system is triggered either by a timer event or by a radio event plus a guard transition. Figure 5. Operation model The next sections detail the End\_Node and AT\_Slave APIs used to access the LoRaMAC services. The corresponding interface files are located in: Middlewares\Third\_Party\LoRaWAN\LmHandler\LmHandler.c The user must implement the application with these APIs. An example of End\_Node application is provided in \Projects\<target>\Applications\LoRaWAN\End Node\LoRaWAN\App\lora app.c. An example of AT Slave application is provided in $\label{local-wan-applications} $$\operatorname{LoRaWAN}AT_Slave\\LoRaWAN\app\lora_app.c.$$$ AN5406 - Rev 4 page 18/63 # 6.6.2 Main application functions definition ## Table 18. LoRa initialization | Function | Description | |------------------------------------------|-------------------------------------------------| | LmHandlerErrorStatus_t LmHandlerInit | Initialization of the LoRa finite state machine | | (LmHandlerCallbacks_t *handlerCallbacks) | mittalization of the Lora limite state machine | # Table 19. LoRa configuration | Function | Description | |-------------------------------------------|---------------------------------------------| | LmHandlerErrorStatus_t LmHandlerConfigure | Configuration of all applicative parameters | | (LmHandlerParams_t *handlerParams) | Configuration of all applicative parameters | # Table 20. LoRa End\_Node join request entry point | | Function | Description | |--------------------|-------------------------|------------------------------------------------------------| | void LmHandlerJoin | (ActivationType_t mode) | Join request to a network either in OTAA mode or ABP mode. | # Table 21. LoRa stop | Function | Description | |---------------------------|------------------------------------------------------------------------------| | void LmHandlerStop (void) | Stops the LoRa process and waits a new configuration before a rejoin action. | ## Table 22. LoRa request class | Function | Description | |---------------------------------------------------------------------|-------------------------------------------------| | LmHandlerErrorStatus LmHandlerRequestClass (DeviceClass_t newClass) | Requests the MAC layer to change LoRaWAN class. | ## Table 23. Send an uplink frame | Function | Description | |--------------------------------------------------------|-----------------------------------------------------------------------| | LmHandlerErrorStatus_t LmHandlerSend | | | (LmHandlerAppData_t *appData, | Sends an uplink frame. This frame can be either | | LmHandlerMsgTypes_t isTxConfirmed) | an unconfirmed empty frame or an unconfirmed/confirmed payload frame. | | <pre>TimerTime_t *nextTxIn, bool allowDelayedTx)</pre> | | AN5406 - Rev 4 page 19/63 # 6.7 Application callbacks Callbacks in the tables below are used for both End\_Node and AT\_Slave applications. # Table 24. Current battery level | Function | Description | |--------------------------------|-------------------------| | uint8_t GetBatteryLevel (void) | Gets the battery level. | # Table 25. Current temperature | Function | Description | |--------------------------------|--------------------------------------------------------------------| | uint16_t GetTemperature (void) | Gets the current temperature (in °C) of the device in q7.8 format. | ## Table 26. LmHandler process | Function | Description | |-----------------------------|-------------------------------------------------------| | lvoid (*OnMacProcess)(void) | Calls LmHandler Process when a Radio IRQ is received. | ### Table 27. Join status | Function | Description | |-------------------------------------------------------------------|----------------------------------------------------------| | <pre>void OnJoinRequest (LmHandlerJoinParams_t *joinParams)</pre> | Notifies the upper layer that a network has been joined. | #### Table 28. Tx frame done | Function | Description | |--------------------------------------------------------|------------------------------------------------------------| | <pre>void OnTxData (LmHandlerTxParams_t *params)</pre> | Notifies the upper layer that a frame has been transmitted | #### Table 29. Rx frame received | Function | Description | |--------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | <pre>void OnRxData ( LmHandlerAppData_t *appData, LmHandlerRxParams_t *params)</pre> | Notifies the upper layer that an applicative frame has been received. | AN5406 - Rev 4 page 20/63 # 6.8 Extended application functions These callbacks are used for both LoRaWAN\_End-Node and LoRaWAN\_AT-Slave applications. Table 30. Getter/setter functions | Function | Description | |--------------------------------------------------------------------------|----------------------------------------------------| | <pre>int32_t LmHandlerGetCurrentClass( DeviceClass_T *deviceClass)</pre> | Gets the current LoRaWAN class. | | int32_t LmHandlerGetDevEUI( uint8_t *devEUI) | Gets the LoRaWAN device EUI. | | int32_t LmHandlerSetDevEUI( uint8_t *devEUI) | Sets the LoRaWAN device EUI (if OTAA). | | int32_t LmHandlerGetAppEUI( uint8_t *appEUI) | Gets the LoRaWAN App EUI. | | int32_t LmHandlerSetAppEUI( uint8_t *appEUI) | Sets the LoRaWAN App EUI. | | <pre>int32_t LmHandlerGetAppKey( uint8_t *appKey)</pre> | Gets the LoRaWAN App Key. | | <pre>int32_t LmHandlerSetAppKey( uint8_t *appKey)</pre> | Sets the LoRaWAN App Key. | | <pre>int32_t LmHandlerGetNetworkID( uint32_t *networkId)</pre> | Gets the LoRaWAN Network ID. | | int32_t LmHandlerSetNetworkID uint32_t networkId) | Sets the LoRaWAN Network ID. | | <pre>int32_t LmHandlerGetDevAddr( uint32_t *devAddr)</pre> | Gets the LoRaWAN device address. | | <pre>int32_t LmHandlerSetDevAddr( uint32_t devAddr)</pre> | Sets the LoRaWAN device address (if ABP). | | <pre>int32_t LmHandlerSetNwkSKey( uint8_t *nwkSKey)</pre> | Sets the LoRaWAN Network<br>Session Key. | | <pre>int32_t LmHandlerSetAppSKey( uint8_t *appSKey)</pre> | Sets the LoRaWAN Application Session Key. | | int32_t LmHandlerGetActiveRegion( LoRaMacRegion_t *region) | Gets the active region. | | int32_t LmHandlerSetActiveRegion( LoRaMacRegion_t region) | Sets the active region. | | int32_t LmHandlerGetAdrEnable( bool *adrEnable) | Gets the adaptive data rate state. | | <pre>int32_t LmHandlerSetAdrEnable( bool adrEnable)</pre> | Sets the adaptive data rate state. | | <pre>int32_t LmHandlerGetTxDatarate( int8_t *txDatarate)</pre> | Gets the current Tx data rate. | | <pre>int32_t LmHandlerSetTxDatarate( int8_t txDatarate)</pre> | Sets the Tx data rate (if adaptive DR disabled). | | <pre>int32_t LmHandlerGetDutyCycleEnable( bool *dutyCycleEnable)</pre> | Gets the current Tx duty cycle state. | | int32_t LmHandlerSetDutyCycleEnable( bool dutyCycleEnable) | Sets the Tx duty cycle state. | | <pre>int32_t LmHandlerGetRX2Params( RxChannelParams_t *rxParams)</pre> | Gets the current Rx2 data rate and frequency conf. | | <pre>int32_t LmHandlerSetRX2Params( RxChannelParams_t *rxParams)</pre> | Sets the Rx2 data rate and frequency conf. | | int32_t LmHandlerGetTxPower( int8_t *txPower) | Gets the current Tx power value. | | int32_t LmHandlerSetTxPower( int8_t txPower) | Sets the Tx power value. | | <pre>int32_t LmHandlerGetRx1Delay( uint32_t *rxDelay)</pre> | Gets the current Rx1 delay (after Tx window). | | <pre>int32_t LmHandlerSetRx1Delay( uint32_t rxDelay)</pre> | Sets the Rx1 delay (after Tx window). | AN5406 - Rev 4 page 21/63 | Function | Description | |---------------------------------------------------------------------------|-----------------------------------------------------------------------| | <pre>int32_t LmHandlerGetRx2Delay( uint32_t *rxDelay)</pre> | Gets the current Rx2 delay (after Tx window). | | <pre>int32_t LmHandlerSetRx2Delay( uint32_t rxDelay)</pre> | Sets the Rx2 delay (after Tx window). | | <pre>int32_t LmHandlerGetJoinRx1Delay( uint32_t *rxDelay)</pre> | Gets the current Join Rx1 delay (after Tx window). | | <pre>int32_t LmHandlerSetJoinRx1Delay( uint32_t rxDelay)</pre> | Sets the Join Rx1 delay (after Tx window). | | <pre>int32_t LmHandlerGetJoinRx2Delay( uint32_t *rxDelay)</pre> | Get the current Join Rx2 delay (after Tx window) | | <pre>int32_t LmHandlerSetJoinRx2Delay( uint32_t rxDelay)</pre> | Sets the Join Rx2 delay (after Tx window). | | <pre>int32_t LmHandlerGetPingPeriodicity( uint8_t *pingPeriodicity)</pre> | Gets the current Rx Ping Slot periodicity (If LORAMAC_CLASSB_ENABLED) | | <pre>int32_t LmHandlerSetPingPeriodicity( uint8_t pingPeriodicity)</pre> | Sets the Rx Ping Slot periodicity (If LORAMAC_CLASSB_ENABLED) | | <pre>int32_t LmHandlerGetBeaconState( BeaconState_t *beaconState)</pre> | Gets the beacon state (If LORAMAC_CLASSB_ENABLED) | AN5406 - Rev 4 page 22/63 # 7 Utilities description Utilities are located in the \Utilities directory. Main APIs are described below. Secondary APIs and additional information can be found on the header files related to the drivers. # 7.1 Sequencer The sequencer provides a robust and easy framework to execute tasks in the background and enters low-power mode when there is no more activity. The sequencer implements a mechanism to prevent race conditions. In addition, the sequencer provides an event feature allowing any function to wait for an event (where particular event is set by interrupt) and MIPS and power to be easily saved in any application that implements "run to completion" command. The utilities\_conf.h file located in the project sub-folder is used to configure the task and event IDs. The ones already listed must not be removed. The sequencer is not an OS. Any task is run to completion and can not switch to another task like a RTOS would do on RTOS tick. Moreover, one single-memory stack is used. The sequencer is an advanced 'while loop' centralizing task and event bitmap flags. The sequencer provides the following features: - · Advanced and packaged while loop system - Support up to 32 tasks and 32 events - Task registration and execution - · Waiting event and set event - Task priority setting To use the sequencer, the application must perform the following: - Set the number of maximum of supported functions, by defining a value for UTIL SEQ CONF TASK NBR. - Register a function to be supported by the sequencer with UTIL SEQ RegTask(). - $\bullet \qquad \text{Start the sequencer by calling $\tt UTIL\_SEQ\_Run()$ to run a background while loop.}$ - Call UTIL SEQ SetTask() when a function needs to be executed. Table 31. Sequencer APIs | Function | Description | |---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | <pre>void UTIL_SEQ_Idle( void )</pre> | Called (in critical section - PRIMASK) when there is nothing to execute. | | <pre>void UTIL_SEQ_Run(UTIL_SEQ_bm_t mask_bm )</pre> | Requests the sequencer to execute functions that are pending and enabled in the mask mask _bm. | | <pre>void UTIL_SEQ_RegTask(UTIL_SEQ_bm _t task_id_bm, uint32_t flags, void (*task)( void ))</pre> | Registers a function (task) associated with a signal (task_id_bm) in the sequencer. The task_id_bm must have a single bit set. | | void UTIL_SEQ_SetTask( UTIL_SEQ_bm_t | Requests the function associated with the $task\_id\_bm$ to be executed. The $task\_prio$ is evaluated by the sequencer only when a function has finished. | | <pre>taskId_bm , uint32_t task_Prio )</pre> | If several functions are pending at any one time, the one with the highest priority (0) is executed. | AN5406 - Rev 4 page 23/63 ### 7.2 Timer server The timer server allows the user to request timed-tasks execution. As the hardware timer is based on the RTC, the time is always counted, even in low-power modes. The timer server provides a reliable clock for the user and the stack. The user can request as many timers as the application requires. The timer server is located in Utilities\timer\stm32 timer.c. Table 32. Timer server APIs | Function | Description | |-----------------------------------------------------------|-------------------------------------------------------------| | UTIL_TIMER_Status_t UTIL_TIMER_Init( void ) | Initializes the timer server. | | UTIL_TIMER_Status_t UTIL_TIMER_Create | | | ( UTIL_TIMER_Object_t *TimerObject, uint32_t PeriodValue, | Creates the timer object and associates a callback function | | <pre>UTIL_TIMER_Mode_t Mode, void ( *Callback )</pre> | when timer elapses. | | ( void *), void *Argument) | | | UTIL_TIMER_Status_t | Updates the period and starts | | UTIL_TIMER_SetPeriod(UTIL_TIMER_Object_t *TimerObject, | the timer with a timeout value | | uint32_t NewPeriodValue) | (milliseconds). | | UTIL_TIMER_Status_t UTIL_TIMER_Start | Starts and adds the timer object to | | ( UTIL_TIMER_Object_t *TimerObject ) | the list of timer events. | | UTIL_TIMER_Status_t UTIL_TIMER_Stop | Stops and removes the timer | | ( UTIL_TIMER_Object_t *TimerObject ) | object from the list of timer events. | ## 7.3 Low-power functions The low-power utility centralizes the low-power requirement of separate modules implemented by the firmware, and manages the low-power entry when the system enters idle mode. For example, when the DMA is in use to print data to the console, the system must not enter a low-power mode below Sleep mode because the DMA clock is switched off in Stop mode The APIs presented in the table below are used to manage the low-power modes of the core MCU. Table 33. Low-power APIs | Function | Description | |------------------------------------------------------------------|--------------------------------------------------------------------------------------| | <pre>void UTIL_LPM_EnterLowPower( void )</pre> | Enters the selected low-power mode. Called by idle state of the system | | <pre>void LPM_SetStopMode(LPM_Id_t id, LPM_SetMode_t mode)</pre> | Sets Stop mode. id defines the process mode requested: LPM_Enable or LPM_Disable.(1) | | <pre>void LPM_SetOffMode(LPM_Id_t id, LPM_SetMode_t mode)</pre> | Sets Stop mode. id defines the process mode requested: LPM_Enable or LPM_Disable. | | UTIL_LPM_Mode_t UTIL_LPM_GetMode( void ) | Returns the selected low-power mode. | 1. $\protect\ensuremath{\texttt{LPM}}\protect\ensuremath{\texttt{Id}}\protect\ensuremath{\texttt{t}}$ are bitmaps. Their shift values are defined in $\protect\ensuremath{\texttt{utilities}}\protect\ensuremath{\texttt{def.h}}\protect\ensuremath{\texttt{h}}$ of project sub-folder. AN5406 - Rev 4 page 24/63 The default low-power mode is Off mode, that may be Standby or Shutdown mode (to be defined in void PWR EnterOffMode (void) from Table 35): - If Stop mode is disabled and low-power is entered, Sleep mode is selected. - If Stop mode is not disabled, Off mode is disabled and low-power is entered, the LPStop mode is selected. - If Stop mode is not disabled, Off mode is not disabled and low-power is entered, low-power Standby or Shutdown mode is selected. Table 34. Low-power truth table | Low-power idle mode | LPM_SetStopMode | LPM_OffStopMode | |---------------------|------------------|-------------------| | LPSleep | UTIL_LPM_DISABLE | Enable or disable | | LPStop | UTIL_LPM_ENABLE | UTIL_LPM_DISABLE | | LP Off | UTIL_LPM_ENABLE | | Low-level APIs must be implemented to define what the system must do to enter/exit a low-power mode. These functions are implemented in $stm32\_lpm\_if.c$ of project sub-folder. Table 35. Low-level APIs | Function | Description | |--------------------------------|---------------------------------------| | void PWR_EnterSleepMode (void) | API called before entering Sleep mode | | void PWR_ExitSleepMode (void) | API called on exiting Sleep mode | | void PWR_EnterStopMode (void) | API called before Stop mode | | void PWR_ExitStopMode (void) | API called on exiting Stop mode | | void PWR_EnterOffMode (void) | API called before entering Off mode | | void PWR_ExitOffMode(void) | API called on exiting Off mode | AN5406 - Rev 4 page 25/63 # 7.4 System time The MCU time is referenced to the MCU reset. The system time is able to record the UNIX<sup>®</sup> epoch time. The APIs presented in the table below are used to manage the system time of the core MCU. Table 36. System time functions | Function | Description | |------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <pre>void SysTimeSet (SysTime_t sysTime)</pre> | Based on an input UNIX epoch in seconds and subseconds, the difference with the MCU time is stored in the backup register (retained even in Standby mode). <sup>(1)</sup> | | SysTime_t SysTimeGet (void) | Gets the current system time.(1) | | uint32_t SysTimeMkTime | Converte level time into LINIV enoch time (2) | | (const struct tm* localtime) | Converts local time into UNIX epoch time. (2) | | void SysTimeLocalTime | | | (const uint32_t timestamp, | Converts UNIX epoch time into local time. (2) | | struct tm *localtime) | | - 1. The system time reference is UNIX epoch starting January 1st 1970. - 2. SysTimeMkTime and SysTimeLocalTime are also provided in order to convert epoch into tm structure as specified by the time.h interface. To convert UNIX time to local time, a time zone must be added and leap seconds must be removed. In 2018, 18 leap seconds must be removed. In Paris summer time, there are two hours difference from Greenwich time, assuming time is set, local time can be printed on terminal with the code below. ``` { SysTime_t UnixEpoch = SysTimeGet(); struct tm localtime; UnixEpoch.Seconds-=18; /*removing leap seconds*/ UnixEpoch.Seconds+=3600*2; /*adding 2 hours*/ SysTimeLocalTime(UnixEpoch.Seconds, & localtime); PRINTF ("it's %02dh%02dm%02ds on %02d/%02d/%04d\n\r", localtime.tm_hour, localtime.tm_min, localtime.tm_sec, localtime.tm_mday, localtime.tm_mon+1, localtime.tm_year + 1900); } ``` AN5406 - Rev 4 page 26/63 ### 7.5 Trace The trace module enables to print data on a COM port using DMA. The APIs presented in the table below are used to manage the trace functions. **Table 37. Trace functions** | Function | Description | | |--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | UTIL_ADV_TRACE_Status_t UTIL_ADV_TRACE_Init( void ) | TraceInit must be called at the application initialization. Initializes the com or vcom hardware in DMA mode and registers the callback to be processed at DMA transmission completion. | | | UTIL_ADV_TRACE_Status_t | | | | <pre>UTIL_ADV_TRACE_FSend(uint32_t VerboseLevel,</pre> | | | | uint32_t Region, | Converts string format into a buffer and posts it to the circular queue for printing. | | | uint32_t TimeStampState, const char | , , , | | | *strFormat,) | | | | UTIL_ADV_TRACE_Status_t | Posts data of length = len and posts it to the | | | <pre>UTIL_ADV_TRACE_Send(uint8_t *pdata, uint16_t len)</pre> | circular queue for printing. | | | UTIL_ADV_TRACE_Status_t | | | | UTIL_ADV_TRACE_ZCSend | | | | (uint32_t VerboseLevel, uint32_t Region, | Writes user formatted data directly in the FIFO (Z-Cpy). | | | uint32_t TimeStampState, uint32_t length, | - ( | | | <pre>void (*usercb)(uint8_t*, uint16_t, uint16_t))</pre> | | | The status values of the trace functions are defined in the structure UTIL\_ADV\_TRACE\_Status\_t as follows. AN5406 - Rev 4 page 27/63 The UTIL\_ADV\_TRACE\_FSend (..) function can be used: • in polling mode when no real time constraints apply: for example, during application initialization ``` #define PRINTF(...) do{} while (0!= UTIL_ADV_TRACE_FSend (0, NO_MASK , TS_ON, __VA_ARGS__)) //Polling Mode ``` • in real-time mode: when there is no space left in the circular queue, the string is not added and is not printed out in com port ``` #define TPRINTF(...) do { UTIL_ADV_TRACE_FSend (0, NO_MASK , TS_ON, __VA_ARGS__);} while(0) ``` #### where: - UTIL ADV TRACE FSend (...) is the VerboseLevel of the trace. - The application verbose level, TraceVerbose (VLEVEL\_OFF, VLEVEL\_L, VLEVEL\_M or VLEVEL\_H) is set in the sys\_app.h file. - UTIL ADV TRACE FSend (...) is displayed only if TraceVerbose > VerboseLevel. - The third parameter of UTIL\_ADV\_TRACE\_FSend (..) is TS\_ON or TS\_OFF, and allows a timestamp to be added to the trace. The buffer length can be increased in case it is saturated in the stm32 adv trace.c file with: ``` #define UTIL_ADV_TRACE_TMP_BUF_SIZE 256U ``` The utility provides hooks to be implemented in order to forbid the system to enter Stop or lower modes while the DMA is active: - void UTIL\_ADV\_TRACE\_PreSendHook (void) { UTIL\_LPM\_SetStopMode((1 << CFG\_LPM\_UART\_TX\_Id) , UTIL\_LPM\_DISABLE ); }</pre> - void UTIL\_ADV\_TRACE\_PostSendHook (void) { UTIL\_LPM\_SetStopMode((1 << CFG\_LPM\_UART\_TX\_Id) , UTIL\_LPM\_ENABLE );}</pre> AN5406 - Rev 4 page 28/63 # 8 End\_Node application This application measures the battery level and the temperature of the MCU. These values are sent periodically to the LoRa network using the LoRa radio in Class A at 868 MHz. In order to launch the LoRa End\_Node project, the user must go to: \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node and choose the favorite toolchain folder (in the IDE environment). The user selects then the LoRa project from the proper target board. The user must focus on the configuration described below to setup the application. # 8.1 Device configuration #### 8.1.1 Activation methods and keys There are two ways to activate a device on the network, either by OTAA or by ABP. The global variable "ActivationType" in the application must be adjusted to activate the device with the selected mode. ``` static ActivationType_t ActivationType = LORAWAN_DEFAULT_ACTIVATION_TYPE; ``` $\label{local-wan-local-wan-local-wan-local} in $$ \Pr(\alpha) = \frac{\Delta \omega_{Node}\ \Delta \omega_{$ ``` #define LORAWAN DEFAULT ACTIVATION TYPE ACTIVATION TYPE OTAA ``` in \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\App\lora\_app.h where ActivationType t enum is defined as follows: ``` typedef enum eActivationType { ACTIVATION_TYPE_NONE = 0, /* None */ ACTIVATION_TYPE_ABP = 1, /* Activation by personalization */ ACTIVATION_TYPE_OTAA = 2, /* Over the Air Activation */ ``` \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\App\se-identity.h file contains commissioning data useful for device activation. #### 8.1.2 LoRa Class activation By default, Class A is defined. To change the class activation (three possible values: Class A, Class B, Class C), the user must: ``` #define LORAWAN DEFAULT CLASS CLASS B; ``` • uncomment the following define: /\*#define LORAMAC\_CLASSB\_ENABLED\*/ in \Projects\<target> \Applications\LoRaWAN\LoRaWAN End Node\LoRaWAN\App\lorawan conf.h. AN5406 - Rev 4 page 29/63 #### 8.1.3 Tx trigger There are two ways to generate an uplink action, with the "EventType" global variable in \Projects\<target>\Applications\LoRaWAN\LoRaWAN End Node\LoRaWAN\App\lora app.c: - by timer - · by an external event with the code ``` static TxEventType_t EventType = TX_ON_TIMER; ``` where TxEventType\_t enum is defined as follows: ``` typedef enum TxEventType_e { TX_ON_TIMER = 0, /* App data transmission issue based on timer */ TX_ON_EVENT = 1, /* App data transmission by external event */ }TxEventType_t; ``` The "TX\_ON\_EVENT "feature uses the button 1 as event in the End\_Node application. #### 8.1.4 Duty cycle The duty cycle value (in ms) to be used for the application is defined in \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\App\lora\_app.h, with the code below (for example): ``` #define APP_TX_DUTYCYCLE 10000 /* 10s duty cycle */ ``` #### 8.1.5 Application port The application port to be used for the application is defined in $\label{local-wan-local-wan-local-wan-local} $$\operatorname{Local-wan}_{\operatorname{Node}\operatorname{Local-wan-app.h.}} $$ with the code below (for example):$ ``` #define LORAWAN_APP_PORT 2 ``` Note: LORAWAN APP PORT must not use port 224 that is reserved for certification. ## 8.1.6 Confirm/unconfirmed mode The confirm/unconfirmed mode to be used for the application is defined in \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\App\lora\_app.h, with the code below: ``` #define LORAWAN_DEFAULT_CONFIRM_MSG_STATE LORAMAC_HANDLER_UNCONFIRMED_MSG ``` ### 8.1.7 Data buffer size The size of the buffer sent to the network is defined in \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\App\lora\_app.h, with the code below: ``` #define LORAWAN_APP_DATA_BUFF_MAX_SIZE 242 ``` AN5406 - Rev 4 page 30/63 #### 8.1.8 Adaptive data rate (ADR) The ADR is enabled in \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\App\lora\_app.h, with the code below: #define LORAWAN ADR STATE LORAMAC HANDLER ADR ON When the ADR is disabled, the default rate is set in \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\App\lora\_app.h, with the code below: #define LORAWAN DEFAULT DATA RATE DR 0 ## 8.1.9 Ping periodicity If the device is able to switch in Class B, the default Rx Ping slot periodicity must be enabled in \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\App\lora\_app.h with the code below. ``` #define LORAWAN DEFAULT PING SLOT PERIODICITY 4 ``` where the expected value must be in the 0-7 range. The resulting period time is defined by: ``` period = 2^ LORAWAN_DEFAULT_PING SLOT PERIODICITY ``` ## 8.1.10 LoRa band selection The region and its corresponding band selection are defined in \Projects\<target> \Applications\LoRaWAN\LoRaWAN End Node\LoRaWAN\target\lorawan conf.h with the code below: ``` #define REGION_AS923 #define REGION_CN470 #define REGION_CN779 #define REGION_EU433 #define REGION_EU868 #define REGION_KR920 #define REGION_IN865 #define REGION_US915 ``` Note: Several regions can be defined on the same application. Depending on the region, the default active region must be defined in \Projects\<target> \Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\Core\Inc\sys\_conf.h with the code (example for Europe) #define ACTIVE REGION LORAMAC REGION EU868 #### 8.1.11 Debug switch The debug mode is enabled in \Projects\<target> \Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\Core\Inc\sys\_conf.h with the code below: AN5406 - Rev 4 page 31/63 The debug mode enables $\DBG\_GPIO\_SET$ and $\DBG\_GPIO\_RST$ macros as well as the debugger mode, even when the MCU goes in low-power. Note: In order to enable a true low-power, #define DEBUGGER ON must be set. ## 8.1.12 Low-power switch When the system is in idle, it enters the low-power Stop 2 mode. This entry in Stop 2 mode can be disabled in \Projects\<target> \Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\Core\Inc\sys\_conf.h with the code below: ``` \#define LOW_POWER_DISABLE 0 /* Low power enabled = 0, Low power disabled = 1 */ ``` The system then waits in Sleep mode. #### 8.1.13 Trace level The trace mode is enabled in \Projects\<target> \Applications\LoRaWAN\LoRaWAN End Node\LoRaWAN\Core\Inc\sys conf.h with the code below: ``` #define APP LOG ENABLED ``` #### The trace level is selected in \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_End\_Node\LoRaWAN\Core\Inc\sys\_app.h with the code below: ``` #define VERBOSE LEVEL VLEVEL M ``` The following trace levels are proposed: - VLEVEL\_OFF: all traces disabled - VLEVEL\_L: functional traces enabled - VLEVEL M: debug traces enabled - VLEVEL\_H: all traces enabled AN5406 - Rev 4 page 32/63 # 8.2 Device configuration summary for End\_Node application Table 38. Switch options for End\_Node application configuration | Project<br>module | Detail | Switch option | Definition | Location | |-------------------|-------------------------|-------------------------------------------|------------------------------------------|----------------| | | Identification | STATIC_DEVICE_EUI | Static or dynamic end device identifying | se-identity.h | | | Address | STATIC_DEVICE_ADDRESS | Static or dynamic end device address | | | | | REGION_EU868 | | | | | | REGION_EU433 | | | | | | REGION_US915 | | | | tack | | REGION_AS923 | | | | oRa stack | Commonted manipus | REGION_AU915 | Regions supported by | | | 2 | Supported regions | REGION_CN470 | the device | lorawan conf.h | | | | REGION_CN779 | | _ | | | | REGION_IN865 | | | | | | REGION_RU864 | - | | | | | REGION_KR920 | - | | | | Optional class | LORAMAC_CLASSB_ENABLED | End device Class B capability | | | | Tx trigger | EventType = TX_ON_TIMER | Tx trigger method | lora_app.c | | | Class choice | LORAWAN_DEFAULT_CLASS | Sets class of the device. | lora_app.h | | | Duty cycle | APP_TX_DUTYCYCLE | Time period between two Tx sent | | | | App port | LORAWAN_USER_APP_PORT | LoRa port used by the Tx data frame | | | | Confirmed mode | LORAWAN_DEFAULT_CONFIRM_MS G_STATE | Confirmed mode selection | | | | Adaptive data rate | LORAWAN_ADR_STATE | ADR selection | | | noi | Default rate | LORAWAN_DEFAULT_DATA_RATE | Data rate if ADR is disabled | | | Application | Data buffer size | LORAWAN_APP_DATA_BUFFER_MA<br>X_SIZE | Buffer size definition | | | A | Ping period | LORAWAN_DEFAULT_PING_SLOT_<br>PERIODICITY | Rx ping slot period | | | | Network Join activation | LORAWAN_DEFAULT_ACTIVATION _TYPE | Activation procedure default choice | | | | Initial region | ACTIVE_REGION | Region used at device startup | | | | Debug | DEBUGGER_ON | Enables debug lines. | sys_conf.h | | | Low power | LOW_POWER_DISABLE | Disables low-power mode | | | | Trace enable | APP_LOG_ENABLED | Enables the trace mode. | | AN5406 - Rev 4 page 33/63 | Project<br>module | Detail | Switch option | Definition | Location | |-------------------|-------------|---------------|--------------------------|------------| | Application | Trace level | VERBOSE_LEVEL | Enables the trace level. | sys_conf.h | AN5406 - Rev 4 page 34/63 # 9 AT\_Slave application The purpose of this example is to implement a LoRa modem controlled though the AT command interface over UART by an external host. The external host can be a host microcontroller embedding the application and the AT driver, or simply a computer executing a terminal. This application targets the STM32WL Nucleo-64 board (NUCLEO-WL55JC). The AT\_Slave example implements the LoRa stack driving the built-in LoRa radio. The stack is controlled through the AT command interface over UART. The modem is always in Stop 2 mode unless it processes an AT command from the external host. To launch the AT\_Slave project, the user must go to \Projects\<target>\Applications\LoRaWAN\LoRaWAN\_AT\_Slave and follow the same procedure as for the LoRa End\_Node project to launch the preferred toolchain. The application note referenced in [3] gives the list of AT commands and their description. The table below summarizes the main options for the AT\_Slave application configuration. Table 39. Switch options for AT\_Slave application configuration | Project<br>module | Detail | Switch option | Definition | Location | |-------------------|--------------------|-------------------------------------------|------------------------------------------|----------------| | | Identification | STATIC_DEVICE_EUI | Static or dynamic end device identifying | se-identity.h | | | Address | STATIC_DEVICE_ADDRESS | Static or dynamic end device address | | | | | REGION_EU868 | | | | | | REGION_EU433 | | | | | | REGION_US915 | | | | tack | | REGION_AS923 | | | | oRa stack | Supported regions | REGION_AU915 | Regions supported by | | | ၂ ၁ | Supported regions | REGION_CN470 | the device | lorawan conf.h | | | | REGION_CN779 | | _ | | | | REGION_IN865 | | | | | | REGION_RU864 | | | | | | REGION_KR920 | | | | | Optional class | LORAMAC_CLASSB_ENABLED | End device Class B capability | | | | Adaptive data rate | LORAWAN_ADR_STATE | ADR selection | lora_app.h | | Application | Default rate | LORAWAN_DEFAULT_DATA_RATE | Data rate if ADR is disabled | | | | Ping period | LORAWAN_DEFAULT_PING_SLOT_<br>PERIODICITY | Rx ping slot period | | | | Initial region | ACTIVE_REGION | Region used at device startup | | | | Debug | DEBUGGER_ON | Enables debug lines. | sys_conf.h | | | Low power | LOW_POWER_DISABLE | Disables low-power mode | | AN5406 - Rev 4 page 35/63 | Project<br>module | | Switch option | Definition | Location | |-------------------|--------------|-----------------|--------------------------|------------| | tion | Trace enable | APP_LOG_ENABLED | Enables the trace mode. | sys_conf.h | | Application | Trace level | VERBOSE_LEVEL | Enables the trace level. | | AN5406 - Rev 4 page 36/63 # 10 PingPong application This application is a simple Rx/Tx RF link between two LoRa end-devices. By default, each LoRa end-device starts as a master and transmits a 'Ping' message and waits for an answer. The first LoRa end-device receiving a 'Ping' message becomes a slave and answers to the master with a 'Pong' message. The PingPong is then started. To launch the PingPong project, the user must go to \Projects\<target>\Applications\SubGHz\_Phy\SubGHz\_Phy\_PingPong and follow the same procedure as for the LoRa End Node project to launch the preferred toolchain. # 10.1 Hardware and software environment setup To setup the STM32WL Nucleo-64 board (NUCLEO-WL55JC), connect this board to the computer with a USB cable type A to mini B to the ST-LINK connector (CN1), as shown in the figure below. ComPort NUCLEO-WL55JC LoRa end-device ComPort NUCLEO-WL55JC ComPort Figure 6. PingPong application setup AN5406 - Rev 4 page 37/63 # 10.2 Device configuration summary for PingPong application Table 40. Switch options for PingPong application configuration | Project<br>module | Detail | Switch option | Definition | Location | | |-------------------|-----------------------------|--------------------------------|-----------------------------------------|------------------------------------------|--| | | | BUFFER_SIZE | Data buffer size. | | | | | Tx/Rx configuration | RF_FREQUENCY | Frequency used for buffer transmission. | | | | | _ | RX_TIMEOUT_VALUE | Rx window timeout | subghz_phy_app.c | | | | | TX_TIMEOUT_VALUE | Tx window timeout | | | | | | LORA_BANDWIDTH | Bandwidth size | | | | Application | | LORA_SPREADING_FACTOR | Spreading factor | | | | pplic | LoRa SetTxConfig parameters | LORA_CODINGRATE | Coding rate | | | | ₹ | | LORA_PREAMBLE_LENGTH | Length of Tx/Rx preamble | | | | | | parameters | LORA_SYMBOL_TIMEOUT | Number of symbols checked before timeout | | | | | LORA_FIX_LENGTH_PAYLOAD_<br>ON | Payload length | h | | | | | LORA_IQ_INVERSION_ON | IQ samples inversion | | | | _ | Debug | DEBUGGER_ON | Enables debug lines. | | | | Application | Low power | LOW_POWER_DISABLE | Disables low-power mode | sys_conf.h | | | | Trace | VERBOSE_LEVEL | Enables the trace level. | | | AN5406 - Rev 4 page 38/63 # 11 Dual-core management In the STM32WL5x devices, the choice of a dual core is done to separate the application part mapped on Cortex-M4 (CPU1), from the stack and firmware low layers mapped on Cortex-M0+ (CPU2). In a dual-core proposed model, two separated binaries are generated: CPU1 (CM4) binary is placed at 0x0800 0000 and CPU2 (CM0PLUS) binary is placed at 0x0802 0000. A function address from one binary is not known from the other binary: this is why a communication model must be put in place. The aim of that model is that the user can change the application on CPU1 without impacting the core stack behavior on CPU2. However, ST still provides the implementation of the two CPUs in open source. The interface between cores is done by the IPCC peripheral (inter-processor communication controller) and the inter-core memory, as described in Section 11.1. This dual-core implementation has been designed to behave the same way as the single-core program execution, thanks to a message blocking handling through a mailbox mechanism. ### 11.1 Mailbox mechanism The mailbox is a service implementing a way to exchange data between the two processors. As shown in the figure below, the mailbox is built over two resources: - **IPCC**: This hardware peripheral is used to trigger an interrupt to the remote CPU, and to receive an interrupt when it has completed the notification. The IPCC is highly configurable and each interrupt notification may be disabled/enabled. There is no memory management inside the IPCC. - **Inter-core memory**: This shared memory can be read/written by both CPUs. It is used to store all buffers that contain the data to be exchanged between the two CPUs. Figure 7. Mailbox overview The mailbox is specified in such way that it is possible to make some changes of the buffer definition to some extend, without breaking the backward compatibility. ### 11.1.1 Mailbox multiplexer As described in Figure 8, the data to be exchanged need to communicate via the 12 available IPCC channels (six for each direction). This is done via the MBMUX (mailbox multiplexer) that is a firmware component in charge to route the messages. The data type has been divided in groups called features. Each feature interfaces with the MBMUX via its own MBMUXIF (MBUX interface). The mailbox is used to abstract a function executed by another core. AN5406 - Rev 4 page 39/63 ### 11.1.2 Mailbox features In STM32WL5x devices, the CPU2 has the following features: · System, supporting all communications related to the system This includes messages, that are either related to one of the supported stacks or none of them. The CPU1 channel0 (fixed at channel 0) is used to notify the CPU2 that a command has been posted, and to receive the response of that command from the CPU2. The CPU2 channel0 is used to notify the CPU1 that an asynchronous event has been posted. The following services are mapped on system channel: - System initialization - IPCC channels versus feature registration - Information exchanged on feature attributes and capabilities - Possible additional system channels for high-priority operations (such RTC notifications) ### Trace The CPU2 fills a circular queue for information or debug, that is sent to CPU1 via the IPCC. the CPU1 is in charge to handle this information, by outputting it on the same channel used for CPU1 logs (such as the USART). KMS (key management services) #### Radio It is possible to interface directly to the sub-GHz radio without passing by the stack in CPU2. A dedicated mailbox channel is used. ### Protocol stack This channel is used to interface all the protocol stack commands (such as Init or request) and events (response/indication) related to the stack implemented protocol. System **KMS** Trace Protocol stack Other application application application application application System **KMS** Trace Protocol stack Other **MBMUXIF MBMUXIF MBMUXIF MBMUXIF MBMUXIF MBMUX** IPCC IF CPU1 to CPU2 communication direction CPU2 to CPU1 communication direction IPCC (6 channels x direction) Figure 8. MBMUX - Multiplexer between features and IPCC channels In order to use the MBMUX, a feature needs to be registered (except the system feature that is registered by default and always mapped on IPCC channel 0). The registration dynamically assigns to the feature, the requested number of IPCC channels: typically one for each direction (CPU1 to CPU2 and CPU2 to CPU1). AN5406 - Rev 4 page 40/63 In the following cases, the feature needs just a channel in one direction: - Trace feature is only meant to send debug information from CPU2 to CPU1. - KMS is only used by CPU1 to request functions execution to CPU2. Note: - The RTC Alarm A transfers the interrupt using one IPCC IRQ, not considered as a feature. - The user must consider adding KMS wrapper to be able to use it as a feature. ### 11.1.3 MBMUX messages The mailbox uses the following types of messages: - Cmd command sent by the Cortex-M4 to the Cortex-M0+, composed of: - Msg ID identifies a function called by the Cortex-M4 but implemented on the Cortex-M0+. - Ptr buffer params points to the buffer containing the parameters of the above function - Number of params - Resp, response sent by the Cortex-M0+ to the Cortex-M4, composed of: - Msg ID (same value as Cmd Msg ID) - Return value contains the return value of the above function. - Notif, notification sent by the Cortex-M0+ to the Cortex-M4, composed of: - Msg ID identifies a callback function called by the Cortex-M0+ but implemented on the Cortex-M4. - Ptr buffer params points to the buffer containing the parameters of the above function. - Number of params - Ack, acknowledge sent by the Cortex-M4 to the Cortex-M0+, composed of: - Msg ID (same value as Notif Msg ID) - Return value contains the return value of the above callback function. Figure 9. Mailbox messages through MBMUX and IPCC channels AN5406 - Rev 4 page 41/63 ## 11.2 Inter-core memory The inter-core memory is a centralized memory accessible by both cores, and used by the cores to exchange data, function parameters, and return values. ### 11.2.1 CPU2 capabilities Several CPU2 capabilities must be known by the CPU1 to detail its supported features (such as protocol stack implemented on the CPU2, version number of each stack, of regions supported). These CPU2 capabilities are stored in the *features\_info* table. Data from this table are requested at initialization by the CPU1 to expose CPU2 capabilities, as shown in Figure 12. The features\_info table is composed of: - Feat Info Feature Id: feature name - Feat Info Feature Version: feature version number used in current implementation MB\_MEM2 is used to store these CPU2 capabilities. ## 11.2.2 Mailbox sequence to execute a CPU2 function from a CPU1 call When the CPU1 needs to call a CPU2 $feature\_func\_X()$ , a $feature\_func\_X()$ with the same API must be implemented on the CPU1: - 1. The CPU1 sends a command containing feature func X() parameters in the Mapping table: - a. func\_X\_ID that was associated to feature\_func\_X() at initialization during registration, is added in the *Mapping* table. func X ID has to be known by both cores: this is fixed at compilation time. - b. The CPU1 waits the CPU2 to execute the feature\_func\_X() and goes in low-power mode. - c. The CPU2 wakes up if it was in low-power mode and executes the feature\_func\_X(). - 2. The CPU2 sends a **response** and fills the *Mapping* table with the return value: - The IPCC interrupt wakes up the CPU1. - b. The CPU1 retrieves the return value from the *Mapping* table. Conversely, when the CPU2 needs to call a CPU1 $feature\_func\_X\_2$ (), a $feature\_func\_X\_2$ () with the same API must be implemented on the CPU2: - 1. The CPU2 sends a notification containing feature\_func\_X\_2() in the Mapping table. - 2. The CPU1 sends an **acknowledge** and fills the *Mapping* table with the return value. AN5406 - Rev 4 page 42/63 The full sequence is shown in the figure below. Figure 10. CPU1 to CPU2 feature\_func\_X() process AN5406 - Rev 4 page 43/63 ### 11.2.3 Mapping table The *Mapping* table is common structure in the MBMUX area of Figure 10. In Figure 12, the memory mapping is referenced as MAPPING\_TABLE. The MBMUX communication table, MBSYS\_RefTable, is described in the figure below. Figure 11. MBMUX communication table ### This MBSYS\_RefTable includes: • two communication parameters structures for both Command/Response and Notification/Acknowledge parameters for each of the sic IPCC channels. Each communication parameter, as shown in MBMUX Mapping table area of Figure 10, is composed of: - MsgId: message ID of feature\_func\_X() - \*MsgCm4Cb: pointer to CPU1 callback feature\_func\_X() - \*MsgCm0plusCb: pointer to CPU2 callback feature func X() - BufSize: buffer size - ParamCnt: message parameter number - ParamBuf: message pointer to parameters - ReturnVal: return value of feature func X() - MBMUXMapping: chart used to map channels to features - This chart is filled at the initialization of MBMUX during the registration. For instance, if the radio feature is associated to Cmd/Response channel number = 1, then MBMUXMapping must associate [FEAT INFO RADIO ID][1]. - SynchronizeCpusAtBoot: flags used to synchronise CPU1 and CPU2 processing as shown in Figure 13 sequence chart. - ChipRevId: stores the hardware revision ID. MB\_MEM1 is used to send command/response set () parameter and to get the return values for the CPU1. AN5406 - Rev 4 page 44/63 ### 11.2.4 Option byte warning A trap is placed in the code to avoid erroneous option byte loading (due to an issue reported in the product errata sheet in section 'Option byte loading failure at high MSI system clock frequency'). The trap can be removed if the system clock is set below or equal to 16 MHz. ### 11.2.5 RAM memory mapping The figure below shows the mapping of both CPU1 and CPU2 RAM memory areas and the inter-core memory. Figure 12. STM32WL5x RAM memory map AN5406 - Rev 4 page 45/63 ## 11.3 Startup sequence The startup sequence for CPU1 and CPU2 is detailed in the figure below. Figure 13. Startup sequence AN5406 - Rev 4 page 46/63 The various steps are the following: - 1. The CPU1, that is the master processor in this init sequence: - a. executes the platform initialization. - b. initializes the MBMUX system. - c. sets the PWR CR4 C2BOOT flag to 1, which starts the CPU2. - d. waits that CPU2 sets the SynchronizeCpusAtBoot flag to 0xAAAA. - 2. The CPU2 boots and: - a. executes the core initialization. - b. retrieves the shared table address. - c. initializes the MBMUX system. - d. sets the SynchronizeCpusAtBoot to 0xAAAA to inform the CPU1 that he has ended its init sequence and that he is ready. - 3. The CPU1 acknowledges this CPU2 notification. Then both cores are initialized, and the initialization goes on via MBMUX, as shown in the figure below. Figure 14. MBMUX initialization AN5406 - Rev 4 page 47/63 KEY1 #### 12 **Key management services (KMS)** Key management services (KMS) provide cryptographic services through the standard PKCS#11 APIs (developed by OASIS), are used to abstract the key value to the caller (using object ID and not directly the key value). KMS can be executed inside a protected/isolated environment in order to ensure that key value cannot be accessed by an unauthorized code running outside the protected/isolated environment, as you can see in the figure below. STM32 device User application Figure 15. KMS overall architecture For more details, refer to KMS section in the user manual Getting Started with the SBSFU of STM32CubeWL (UM2767). To activate the KMS module, KMS ENABLE must be set to 1 in C/C++ compiler project options. KMS only supports a subset of PKCS #11 APIs: - Object management functions: creation/update/deletion - AES encryption/decryption functions: CBC, CCM, ECB, GCM, CMAC algorithms - Digesting functions - RSA and ECDSA signing/verifying functions - Key management functions: key generation/derivation AN5406 - Rev 4 page 48/63 #### 12.1 KMS key types KMS manages three types of keys, only the two following types are used: - Static embedded keys - predefined keys embedded within the code that cannot be modified - immutable keys - NVM\_DYNAMIC keys: - runtime keys - keys IDs may be defined when keys are created using KMS: DeriveKey() or CreateObject() - keys can be deleted, defined as mutable #### 12.2 KMS keys size Static and dynamic keys used by LoRaWAN stack occupies different sizes. As described in the figure below, each static key size is 148 bytes = header(20) + blob(128). Figure 16. KMS static key size | r | | | |--------------|--------|-----| | Static key 1 | Header | 20 | | Claus Rey 1 | Blob | 128 | | Static key 2 | Header | 20 | | | Blob | 128 | | | | | AN5406 - Rev 4 page 49/63 As described in the figure below, at the top of KMS key storage, there is a KMS generic header (32 bytes), then each dynamic keys size is 160 bytes = header(32) + blob(128). Figure 17. KMS dynamic key size Dynamic key 2 Dynamic key 1 ## 12.3 LoRaWAN keys In STM32CubeWL application list, KMS are used on Cortex-M0+ only on dual-core application. The root keys are chosen to be static embedded keys. All derived keys are NVM\_DYNAMIC keys. For LoRaWAN stack, there are the following immutable root keys: - Lorawan Zero Key - Lorawan APP KEY - Lorawan NWK KEY - Lorawan NWK S KEY (used in ABP) - Lorawan\_APP\_S\_KEY (used in ABP) All other keys are mutable NVM\_DYNAMIC generated keys: - Lorawan\_NWK\_S\_KEY (used in OTAA) - Lorawan APP S KEY (used in OTAA) - MC\_ROOT\_KEY - MC\_KE\_KEY - MC KEY 0 - MC APP S KEY 0 - MC\_NWK\_S\_KEY\_0 - SLOT RAND ZERO KEY # 12.4 KMS key memory mapping for user applications Static embedded keys correspond to <code>USER\_embedded\_Keys</code> (used for root keys). They are placed in a dedicated data storage memory in Flash memory/ROM. The linker files for user applications locate them from <code>0x0803</code> E500 to <code>0x0803</code> E7FF, as shown in the figure below. NVM\_DYNAMIC keys are placed in KMS key data storage area, KMS DataStorage. AN5406 - Rev 4 page 50/63 The total data storage area must be 4 Kbytes, as explained in Section 12.5 . They have been placed from: 0x0803 D000 to 0x0803 DFFF, as shown in the figure below. This size may be increased if more keys are necessary. Figure 18. ROM memory mapping ## 12.5 How to size NVM for KMS data storage The NVM is organized by pages of 2 Kbytes. Due to the double buffering (flip/flop EEPROM emulation mechanism), each page needs a "twin". So the minimum to be allocated for NVM is 4 Kbytes. The size of the allocation is defined in the linker file. The linker files proposed by the user applications use the minimum allowed size (2 \* 2 Kbytes). The associated limitations/drawbacks are explained below. The user must size NVM depending on the application specific need. User applications use the NVM only to store the KMS keys. A LoRaWAN key and the related chosen KMS attributes occupy 128 bytes. As described in Figure 16, the KMS header takes 32 bytes for each key and a global header common to all keys takes 32 bytes. Given the above values, it is possible to calculate how many keys can be stored in 2 Kbytes: (2048 - 32) / (32 + 128) = 12,6 ==> 12 KMS keys (KMS key meaning key value, key attributes, and header). User applications are configured such that only NVM\_DYNAMIC is used. NVM\_STATIC can be filled via blob, but not covered by user applications. NVM DYNAMIC can host derived keys (via C DeriveKey()) and root keys (via C CreateObject()). LoRaWAN End Node in ABP mode generates two derived keys each join. LoRaWAN End\_Node in OTAA mode generates four derived keys each join. More complex scenarios (that can be achieved for example by setting multicast via LoRaWAN AT\_Slave) may lead to generate up to ten derived keys simultaneously active. If a user wants to write one application that uses more than 12 keys, additional NVM pages must be allocated to the linker file. Smaller is the NVM size, more the NVM is written and erased, shorter becomes its life expectation. Destroy a key does not mean that a key is erased but that is tagged as destroyed. This key is not copied at the next flip-flop switch. A destroy flag also occupies some NVM bytes: after destroying eight keys, the remaining place is less than four keys. AN5406 - Rev 4 page 51/63 For a scenario where four keys are generated each join, and after having destroyed the one of previous join, an estimation of the life expectation is given below: - At the third join session, four new keys are derived but no place in page 1 for the last key. All four keys (being still active) are placed in page 2, and page 1 is erased at once, because the NVM page can only be erase fully. - At the fifth join also, page 2 is erased and keys are stored back on first page. After 40.000 joins, the two NVM pages have been erased 10.000 times, that is the estimated lifetime of the Flash sector. - If the user application is supposed to join excessively frequently (for example every 2 hours), the expected NVM live is 80.000 hours, around nine years. If the join process is done once a day, the lifetime is much greater than ten years. Bigger are the amount of requested derived keys simultaneously active (not destroyed), less efficient is the flip-flop mechanism. To conclude, for applications that need to preserve the NVM life-time duration, it is suggested to keep the NVM size rather bigger than the number of keys active simultaneously (not destroyed). Note: Obsolete keys must be destroyed otherwise, if page 1 is fully filled by active keys, the flip-flop switch cannot be done and an error is generated. ### 12.6 KMS configuration files to build the application The KMS are used in the LoRaWAN example by setting LORAWAN\_KMS = 1 in CMOPLUS/LoRaWAN/Target/lo rawan conf.h. The following files must filled with the SubGhz stack keys information: - The embedded keys structures are defined in CMOPLUS/Core/Inc/kms platf objects config.h. - The embedded object handles associated to SubGhz stack keys. The use of KMS modules is defined in CMOPLUS/Core/Inc/kms platf objects interface.h ## 12.7 Embedded keys The embedded keys of the SubGHz protocol stack chosen, must be stored in a ROM region in which a secure additional software, like the SBSFU (Secure Boot and Firmware Update), can ensure data confidentiality and integrity. For more details on the SBSFU, refer to the application note *Integration guide of SBSFU on STM32CubeWL* (AN5544). The positioning of these embedded keys in the ROM are indicated in Figure 18. AN5406 - Rev 4 page 52/63 # 13 System performances ## **13.1** Memory footprint Values in the table below are measured for the following configuration of the IAR compiler (EWARM version 8.30.1): - Optimization level 3 for size - Debug option off - Trace option VLEVEL\_LOW (minimal traces) - Target : NUCLEO-WL55JC1 - End\_Node application - LoRaMAC Class A - LoRaMAC region EU868 only Table 41. Memory footprint values for End\_Node application | Project | Flash memory (bytes) | RAM (bytes) | Description | |-------------------|----------------------|-------------|----------------------------------------------------------------------------| | Application layer | 2446 | 513 | - | | LoRa stack | 32457 | 3715 | Includes MAC + RF driver. | | HAL | 12974 | 102 | - | | Utilities | 2820 | 1006 | Includes services like sequencer, timer server, low-power manager, traces. | | Others | 5380 | 1450 | Includes other peripherals such as USART or ADC interfaces. | | Total application | 56077 | 6786 | Memory footprint for the overall application. | AN5406 - Rev 4 page 53/63 Figure 19. Flash size memory footprint AN5406 - Rev 4 page 54/63 ### 13.2 Real-time constraints The LoRa RF asynchronous protocol implies to follow a strict Tx/Rx timing recommendation (see the figure below). The STM32WL Nucleo-64 board (NUCLEO-WL55JC) is optimized for user-transparent low-lock time and fast auto-calibrating operation. The BSP integrates the transmitter startup time and the receiver startup time constraints (refer to Section 4 BSP STM32WL Nucleo-64 boards). Start-Tx TimerStart(&RxWindowTimer1) Start-Rx MCU RF activity Tx-ON Rx-ON SUBGHZ\_Radio\_IRQHandler txDone rxDone Figure 21. Rx/Tx time diagram Rx window channel starts. The Rx1 window opens 1 second ( $\pm 20~\mu s$ ) after the txDone falling edge. The Rx2 window opens 1 second ( $\pm 20~\mu s$ ) after the txDone falling edge. The JOIN\_ACCEPT uses a 5 seconds (±20 µs) and 6 seconds delay after the end of the uplink modulation. The current scheduling interrupt-level priority must be respected. In other words, all the new user-interrupts must have an interrupt priority higher than the Radio IRQ\_interrupt in order to avoid stalling the received startup time. ### 13.3 Power consumption The power-consumption measurement is done for the STM32WL Nucleo-64 board (NUCLEO-WL55JC1). Measurements setup: - no debua - trace level VLEVEL OFF (no trace) - no SENSOR\_ENABLED ### Measurements results: - Typical consumption in Stop 2 mode = 2 μA (see Figure 23). - Typical consumption with TCXO in Tx = 23 mA (see Figure 22). - Typical consumption with TCXO in Rx = 7 mA (see Figure 22). Measurements figures: instantaneous consumption over 30 seconds. AN5406 - Rev 4 page 55/63 Figure 22. NUCLEO-WL55JC1 current consumption versus time AN5406 - Rev 4 page 56/63 # **Revision history** Table 42. Document revision history | Date | Versi<br>on | Changes | |-------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10-Dec-2019 | 1 | Initial release. | | 27-Apr-2020 | 2 | Global update of the document structure and content. | | 17-Nov-2020 | 3 | <ul> <li>Figure 1. Project file structure</li> <li>Note in Section 4 BSP STM32WL Nucleo-73 boards</li> <li>Intro of Section 6 LoRaWAN middleware description</li> <li>Title and intro of Section 6.6 Middleware LmHandler application function</li> <li>Table 22 and Table 23</li> <li>Section 8.1.1 Activation methods and keys</li> <li>Table 38. Switch options for End_Node application configuration</li> <li>Table 39. Switch options for AT_Slave application configuration</li> <li>Table 40. Switch options for PingPong application configuration</li> <li>Section 13.1 Memory footprint</li> <li>Added:</li> <li>Table 26. LmHandler process</li> <li>Section 11 Dual-core management</li> <li>Section 12 Key management services (KMS)</li> <li>Removed tables "Board unique ID" and "Board random seed" from Section 6.7.</li> </ul> | | 18-Feb-2021 | 4 | <ul> <li>Updated: <ul> <li>Nucleo-73 renamed Nucleo-64 in the whole document</li> </ul> </li> <li>lora_app.c renamed lora_app.h in Section 8.1.2, Section 8.1.4, Section 8.1.5, Section 8.1.6, Section 8.1.7, Section 8.1.8 and Section 8.1.9</li> <li>Table 38. Switch options for End_Node application configuration</li> <li>Table 39. Switch options for AT_Slave application configuration</li> </ul> | AN5406 - Rev 4 page 57/63 # **Contents** | 1 | Ove | Overview | | | | | |---|-----|-------------------------------------------|----|--|--|--| | | 1.1 | Acronyms | 2 | | | | | | 1.2 | Reference documents | 2 | | | | | | 1.3 | LoRa standard | 2 | | | | | 2 | STM | STM32CubeWL architecture | | | | | | | 2.1 | STM32CubeWL overview | 3 | | | | | | 2.2 | Static LoRa architecture | 5 | | | | | | 2.3 | Dynamic view | 6 | | | | | 3 | Sub | GHz HAL driver | 7 | | | | | | 3.1 | SubGHz resources | 7 | | | | | | 3.2 | SubGHz data transfers | 7 | | | | | 4 | BSP | BSP STM32WL Nucleo-64 boards | | | | | | | 4.1 | Frequency band | 8 | | | | | | 4.2 | RF switch | 8 | | | | | | 4.3 | RF wakeup time | 9 | | | | | | 4.4 | TCXO | 9 | | | | | | 4.5 | Power regulation | 9 | | | | | | 4.6 | STM32WL Nucleo-64 board schematic | 10 | | | | | 5 | Sub | SubGHz_Phy layer middleware description | | | | | | | 5.1 | Middleware radio driver structure | 12 | | | | | | 5.2 | Radio IRQ interrupts | 13 | | | | | 6 | LoR | LoRaWAN middleware description14 | | | | | | | 6.1 | LoRaWAN middleware features | 14 | | | | | | 6.2 | LoRaWAN middleware initialization | 14 | | | | | | 6.3 | Middleware MAC layer APIs | 14 | | | | | | 6.4 | Middleware MAC layer callbacks | 16 | | | | | | 6.5 | Middleware MAC layer timers | 16 | | | | | | 6.6 | Middleware LmHandler application function | 17 | | | | | | | 6.6.1 Operation model | 18 | | | | | | | 6.6.2 | Main application functions definition | 19 | | |----|----------------------|-----------------------------------------|------------------------------------------------|----|--| | | 6.7 | Applica | ation callbacks | 20 | | | | 6.8 | Extend | led application functions | 21 | | | 7 | Utilit | Utilities description23 | | | | | | 7.1 | Sequer | ncer | 23 | | | | 7.2 | Timer s | server | 24 | | | | 7.3 | Low-po | ower functions | 24 | | | | 7.4 | System | n time | 26 | | | | 7.5 | Trace. | | 27 | | | 8 | End | Node a | application | 29 | | | | 8.1 | Device configuration | | | | | | | 8.1.1 | Activation methods and keys | | | | | | 8.1.2 | LoRa Class activation | | | | | | 8.1.3 | Tx trigger | 30 | | | | | 8.1.4 | Duty cycle | 30 | | | | | 8.1.5 | Application port | 30 | | | | | 8.1.6 | Confirm/unconfirmed mode | 30 | | | | | 8.1.7 | Data buffer size | 30 | | | | | 8.1.8 | Adaptive data rate (ADR) | 31 | | | | | 8.1.9 | Ping periodicity | 31 | | | | | 8.1.10 | LoRa band selection | 31 | | | | | 8.1.11 | Debug switch | 31 | | | | | 8.1.12 | Low-power switch | 32 | | | | | 8.1.13 | Trace level | 32 | | | | 8.2 | Device | configuration summary for End_Node application | 33 | | | 9 | AT_S | Slave ap | oplication | 35 | | | 10 | Ping | Pong a | pplication | 37 | | | | 10.1 | Hardware and software environment setup | | 37 | | | | 10.2 | Device | configuration summary for PingPong application | 38 | | | 11 | Dual-core management | | | | | | | 11.1 | Mailbo | x mechanism | 39 | | | | | 11.1.1 | Mailbox multiplexer | 39 | | |-------|---------------|-----------------|--------------------------------------------------------------|----|--| | | | 11.1.2 | Mailbox features | 40 | | | | | 11.1.3 | MBMUX messages | 41 | | | | 11.2 | Inter-co | ore memory | 42 | | | | | 11.2.1 | CPU2 capabilities | 42 | | | | | 11.2.2 | Mailbox sequence to execute a CPU2 function from a CPU1 call | 42 | | | | | 11.2.3 | Mapping table | 44 | | | | | 11.2.4 | Option byte warning | 45 | | | | | 11.2.5 | RAM memory mapping | 45 | | | | 11.3 | Startup | sequence | 46 | | | 12 | Key r | manage | ment services (KMS) | 48 | | | | 12.1 | KMS ke | ey types | 49 | | | | 12.2 | 2 KMS keys size | | | | | | 12.3 | LoRaW | 'AN keys | 50 | | | | 12.4 | KMS ke | ey memory mapping for user applications | 50 | | | | 12.5 | How to | size NVM for KMS data storage | 51 | | | | 12.6 | KMS co | onfiguration files to build the application | 52 | | | | 12.7 | Embed | ded keys | 52 | | | 13 | Syste | em perf | ormances | 53 | | | | 13.1 | Memory | y footprint | 53 | | | | 13.2 | Real-tin | ne constraints | 55 | | | | 13.3 | Power | consumption | 55 | | | Rev | ision h | nistory . | | 57 | | | Con | tents | | | 58 | | | List | of tab | les | | 61 | | | l ist | ist of tables | | | | | # **List of tables** | Table 1. | Acronyms | | |-----------|-------------------------------------------------------|------| | Table 2. | BSP radio switch | | | Table 3. | RF states versus switch configuration | | | Table 4. | BSP radio wakeup time | | | Table 5. | BSP radio TCXO | 9 | | Table 6. | BSP radio SMPS | 9 | | Table 7. | Radio_s structure callbacks | . 12 | | Table 8. | Radio IRQ bit mapping and definition | . 13 | | Table 9. | LoRaWAN middleware initialization | . 14 | | Table 10. | MCPS services | . 15 | | Table 11. | MMLE services | . 15 | | Table 12. | MIB services | . 15 | | Table 13. | MCPS primitives | . 16 | | Table 14. | MLME primitive | . 16 | | Table 15. | Delay Rx window | . 16 | | Table 16. | Delay for Tx frame transmission | . 16 | | Table 17. | Delay for Rx frame | . 17 | | Table 18. | LoRa initialization | . 19 | | Table 19. | LoRa configuration | . 19 | | Table 20. | LoRa End_Node join request entry point | . 19 | | Table 21. | LoRa stop | . 19 | | Table 22. | LoRa request class | . 19 | | Table 23. | Send an uplink frame | . 19 | | Table 24. | Current battery level | . 20 | | Table 25. | Current temperature | . 20 | | Table 26. | LmHandler process | . 20 | | Table 27. | Join status | . 20 | | Table 28. | Tx frame done | . 20 | | Table 29. | Rx frame received | . 20 | | Table 30. | Getter/setter functions | . 21 | | Table 31. | Sequencer APIs | . 23 | | Table 32. | Timer server APIs | . 24 | | Table 33. | Low-power APIs | . 24 | | Table 34. | Low-power truth table | . 25 | | Table 35. | Low-level APIs | . 25 | | Table 36. | System time functions | . 26 | | Table 37. | Trace functions | | | Table 38. | Switch options for End_Node application configuration | . 33 | | Table 39. | Switch options for AT_Slave application configuration | | | Table 40. | Switch options for PingPong application configuration | | | Table 41. | Memory footprint values for End_Node application | | | Table 42. | Document revision history | | # **List of figures** | Figure 1. | Project file structure | . 4 | |------------|--------------------------------------------------------|-----| | Figure 2. | Static LoRa architecture | . 5 | | Figure 3. | Class A Tx and Rx processing MSC | . 6 | | Figure 4. | NUCLEO-WL55JC schematic | 10 | | Figure 5. | Operation model | 18 | | Figure 6. | PingPong application setup | 37 | | Figure 7. | Mailbox overview | 39 | | Figure 8. | MBMUX - Multiplexer between features and IPCC channels | 40 | | Figure 9. | Mailbox messages through MBMUX and IPCC channels | 41 | | Figure 10. | CPU1 to CPU2 feature_func_X() process | 43 | | Figure 11. | MBMUX communication table | 44 | | Figure 12. | STM32WL5x RAM memory map | 45 | | Figure 13. | Startup sequence | 46 | | Figure 14. | MBMUX initialization | 47 | | Figure 15. | KMS overall architecture | 48 | | Figure 16. | KMS static key size | 49 | | Figure 17. | KMS dynamic key size | 50 | | Figure 18. | ROM memory mapping | 51 | | Figure 19. | Flash size memory footprint | 54 | | Figure 20. | RAM size memory footprint | 54 | | Figure 21. | Rx/Tx time diagram | 55 | | Figure 22. | NUCLEO-WL55JC1 current consumption versus time | 56 | | Figure 23. | NUCLEO-WL55JC1 current consumption in Stop 2 mode | 56 | ### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2021 STMicroelectronics - All rights reserved AN5406 - Rev 4 page 63/63