

# **LUMINEQ EL240.128.45-EC Small Graphics Display User Manual**

Home » LUMINEQ » LUMINEQ EL240.128.45-EC Small Graphics Display User Manual



#### **Contents**

- 1 LUMINEQ EL240.128.45-EC Small Graphics **Display**
- 2 EL240.128.45-EC display
  - 2.1 Features and benefits
- 3 Installation and handling
- **4 Specifications**
- **5 Description of warranty**
- **6 Ordering information**
- 7 Support and service
- 8 RoHS III
- 9 Documents / Resources
  - 9.1 References
- 10 Related Posts



**LUMINEQ EL240.128.45-EC Small Graphics Display** 



### EL240.128.45-EC display

The EL240.128.45-EC thin film electroluminescent (TFEL) small graphics display utilizes Lumineq® Displays' proprietary Integral Contrast Enhancement (ICEBrite™) technology to achieve unparalleled image quality without the use of expensive filters. This small graphics display excels in a wide range of ambient lighting environments while effectively eliminating the blooming common to other high-bright displays.

The display consists of a TFEL glass panel and control electronics connected using elastomeric interconnects into a space-saving, rugged package for easy mounting. It also includes a DC/DC converter. The EL240.128.45-EC is easily interfaced using a built-in Epson S1D13700 standard display controller. Each of the pixels has an aspect ratio of 1:1 (V:H) and is individually addressable to clearly display high information content graphics and text.

#### Features and benefits

- Excellent visual performance
  - High brightness and contrast
  - Wide viewing angle < 179°</li>
  - No compensation needed
- Rapid display response < 1 ms
- Space-efficient mechanical package
- · Low EMI emissions
- Extremely rugged and durable
- Low power (3 W)
- Reliable, long operating life with >100,000 MTBF
- Built-in Epson S1D13700 standard display controller

### Installation and handling

Do not drop, bend, or flex the display. Do not allow objects to strike the surface of the display.

**CAUTION:** The display uses CMOS and power MOS-FET devices. These components are electrostatic-sensitive. Unpack, assemble, and examine this assembly in a static-controlled area only. When shipping, use packing materials designed for the protection of electrostatic-sensitive components.

**CAUTION:** To prevent injury in the event of glass breakage, an impact-resistant shield or a protective overlay should be used on the viewer side of the display.

### **Mounting TFEL displays**

Properly mounted, TFEL displays can withstand high shock loads as well as severe vibration found in demanding applications. However, the glass panel used in a TFEL display will break if subjected to bending stresses, high impact, or excessive loads.

Stresses are often introduced when a display is mounted into a product. Ideally, the mounting tabs of the display should be the only point of contact with the system. Use a spacer or boss for support; failure to do so will bend the display and cause the glass to break. The instrument enclosure or frame should not flex or distort in such a way that the bending loads might be transferred to the display during use. Mounting surfaces should be flat to within  $\pm 0.6$  mm ( $\pm .025$ "). Use all the mounting holes provided. Failure to do so will impair the shock and vibration resistance of the final installation.

The EL240.128.45-EC is a tab-mounted display. Use appropriate length standoffs to assure that screws through the mounting tabs do not introduce bending stresses into the display. Do not deflect the ECB out of its normal plane. The EL240.128.45-EC mounting tabs are designed for 3 mm screws.

**WARNING:** These products generate voltages capable of causing personal injury (high voltage up to 230 VAC). Do not touch the display electronics during operation.

### Cable length

A maximum cable length of 600 mm (24 in.) is recommended. Longer cables may cause data transfer problems between the data transmitted and the display input connector. Excessive cable lengths can pick up unwanted EMI.

#### Cleaning

As with any glass or coated surface, care should be taken to minimize scratching. Clean the display glass with mild, water-based detergents only. Apply the cleaner sparingly to a soft cloth, then wipe the display. Disposable cleaning cloths are recommended to minimize the risk of inadvertently scratching the display with particles embedded in a re-used cloth. Particular care should be taken when cleaning displays with anti-glare and anti-reflective films.

### Avoiding burn-in

As with other light-emitting displays, displaying fixed patterns on the screen can cause burn-in where luminance variations can be noticed. Use a screensaver or image inversion to avoid causing burn-in on the display.

#### **Specifications**

The TFEL panel is a matrix structure with column and row electrodes arranged in an X-Y formation. Light is emitted when an AC voltage of sufficient amplitude is applied at a row-column intersection. The display operation is based on the symmetric, line-at-a-time data addressing scheme.

#### **Power**

The supply voltages are shown in Table 1. All internal high voltages are generated from the display supply voltage (VH). The logic supply voltage (VL) should be present whenever video input signals are applied. The minimum and maximum specifications in this manual should be met, without exception, to ensure the long-term reliability of the display. Performance characteristics are guaranteed when measured at 25 C with rated input voltage unless

otherwise specified. Beneq does not recommend operation of the display outside these specifications.

Table 1. DC input voltage requirements

| Description                 | Name   | Min  | Typ*<br>(W) | Max  | Absolute<br>Max | Units |
|-----------------------------|--------|------|-------------|------|-----------------|-------|
| Input voltage (nom=12.0 V)  | VH     | 8.0  |             | 18.0 |                 | VDC   |
| Input voltage absolute max. | VH max | _    |             |      | 19.0            | VDC   |
| Input current (VH =12.0 V)  | IH     | _    |             | 0.95 |                 | ADC   |
| Logic voltage (nom=5.0 V)   | VL     | 4.75 |             | 5.25 |                 | VDC   |
| Logic voltage absolute max. | VL max | -0.3 |             |      | 6.0             | VDC   |
| Logic current               | IL     | _    |             | 30   |                 | mADC  |
| Power consumption @ 120 Hz  |        |      | 3.1         | 5.5  |                 | W     |
| Power consumption @ 240 Hz  |        |      | 5.8         | 10.9 |                 | W     |

<sup>\*15 %</sup> of pixels on per row

**CAUTION:** Absolute maximum ratings are those values beyond which damage to the device may occur.



Figure 1. Power curve diagram

Table 2. Video input requirements

| Description                                  | Symbol | Min  | Max         | Units |
|----------------------------------------------|--------|------|-------------|-------|
| Absolute Input Voltage Range                 | Vlmax  | -0.3 | VL + 0.3    | V     |
| Low-level input voltage A0, D0-7             | VIL    | _    | 1.0         | V     |
| High-level input voltage A0, D0-7            | VIH    | 3.5  | _           | V     |
| Low-level input voltage SELFTEST, /RES       | VIL    | _    | 0.8         | V     |
| High-level input voltage SELFTEST, /RES      | VIH    | 2.0  | _           | V     |
| Low-level input voltage /WR, /CS, SEL1, /RD  | VT-    | 0.8  | 3.1         | V     |
| High-level input voltage /WR, /CS, SEL1, /RD | VT+    | 2.0  | 4.0         | V     |
| Hysteresis voltage /WR, /CS, SEL1, /RD       | VH     | 0.3  | _           | V     |
| Logic input current*                         | IL     | _    | ±10 (-2000) | μΑ    |

<sup>\*</sup> Signals /WR, /CS, SEL1, /RD, SELFTEST, /RES have pull-up resistors (4.7 kΩ)

#### Connector

Video signals and DC power are supplied to the display through a single 24-pin, dual-row, 2 mm pitch square pin, right-angle, locking connector, such as Samtec part number EHT-112-01-S-D-RA, or an equivalent connector matching the pinouts in Table 3. The mating connector is the Samtec TCSD family of cable strips. Consult your Samtec representative for cable and connector options.



Figure 2. Data/power connector - J1

Table 3. Connector pinouts J1

| Pin | Signal       | Description       | Pin | Signal       | Description          |
|-----|--------------|-------------------|-----|--------------|----------------------|
| 1   | VH (+12 VDC) | Supply voltage    | 2   | VH (+12 VDC) | Supply Voltage       |
| 3   | GND          | Ground            | 4   | GND          | Ground               |
| 5   | VL (+5 VDC)  | Logic voltage     | 6   | RES          | Reset                |
| 7   | ₩̄R or R/W   | Write             | 8   | RD or E      | Read                 |
| 9   | CS           | Chip Select       | 10  | A0           | Address              |
| 11  | SELFTEST     | Display self-test | 12  | GND          | Ground               |
| 13  | D0           | input/output      | 14  | D1           | input/output         |
| 15  | D2           | input/output      | 16  | D3           | input/output         |
| 17  | D4           | input/output      | 18  | D5           | input/output         |
| 19  | D6           | input/output      | 20  | D7           | input/output         |
| 21  | SEL1         | Select Interface  | 22  | READY        | Display ready output |
| 23  | GND          | Ground            | 24  | LUMA         | Luminance control    |

### Interface information

This Small Graphics Display (SGD) incorporates an interface that is compatible with the 8-bit microprocessor interfaces found in comparable LCDs with built-in controllers. The display incorporates a built-in Epson S1D13700 standard display controller.

Table 4. Pin settings

| Signal     | Functional description                                                                                                                                                                                                                                                                                                                                                                   |                                                                                   |                                                                               |                                          |                             |                                |               |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------|-----------------------------|--------------------------------|---------------|
| D0 to D7   |                                                                                                                                                                                                                                                                                                                                                                                          | <b>Pins 13-20:</b> Tristate input/output pins. Connect to an 8- or 16-bit μP-bus. |                                                                               |                                          |                             |                                |               |
| SEL1       |                                                                                                                                                                                                                                                                                                                                                                                          | Pin 21:<br>μP Moto<br>rola dire<br>ctly t                                         | -interface select<br>6800-family proce<br>o VL or GND to pr<br>e<br>Interface | . Both Gen<br>ssors are s<br>vent noise. | eric (Z80/80<br>upported. S | 80-family) an<br>EL1 should be | d<br>tied     |
|            |                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                 | 8080 family                                                                   | A0                                       | ĀD                          | ₩R                             | CS            |
|            |                                                                                                                                                                                                                                                                                                                                                                                          | 1                                                                                 | 6800 family                                                                   | A0                                       | E                           | R/W                            | CS            |
| ¯ŘD or E   | <b>Pin 8:</b> With the 8080 interface this signal acts as the active-LOW read strobe. With the 6800 int erface this signal acts as the active-HIGH enable clock. Data is read from or written to the displ ay when this clock goes  HIGH.                                                                                                                                                |                                                                                   |                                                                               |                                          |                             |                                |               |
| ¯ѾR or R/W | <b>Pin 7:</b> With the 8080 interface this signal acts as the active-LOW write strobe. The bus data is I atched on the rising edge of this signal. With the 6800 interface this signal acts as the read/writ e control signal. Data is read from the display if this signal is HIGH and written to the display if t is LOW.                                                              |                                                                                   |                                                                               |                                          |                             |                                |               |
| -RĒS       | Pin 6: When low resets S1D13700, must be high or unconnected in normal operation.                                                                                                                                                                                                                                                                                                        |                                                                                   |                                                                               |                                          |                             |                                |               |
| READY      | <b>Pin 22: OUTPUT</b> When data for Row 128 is written to display drivers, this signal goes high. W hile the signal is high, it is possible to write data to S1D13700 memory so that it does not caus e disturbances to display data. This signal goes low at the latest 3.5 ms before the loading of R ow 1 data begins. Signal READY output is CMOS with 100 $\Omega$ series resistor. |                                                                                   |                                                                               |                                          |                             |                                |               |
| -cs        | us                                                                                                                                                                                                                                                                                                                                                                                       | ually conne                                                                       | elect. This active-LOV cted to the output of a ace of the controlling i       | an address de                            | coder device th             |                                | 13700 into th |

| Signal | Functional description                                                                                                          |
|--------|---------------------------------------------------------------------------------------------------------------------------------|
|        | Pin 10: A0, in conjunction with the RD and WR or R/W and E signals, controls the type of access to the display, as shown below. |

|            | 8080 Fam         | nily Interfa       | ice                 |                                                                                                                                                                         |  |
|------------|------------------|--------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            | Α0               |                    |                     | Function                                                                                                                                                                |  |
|            | 0                | 0                  | 1                   | _                                                                                                                                                                       |  |
|            | 1                | 0                  | 1                   | Display data and cursor address read                                                                                                                                    |  |
| A0         | 0                | 1                  | 0                   | Display data and parameter write                                                                                                                                        |  |
|            | 1                | 1                  | 0                   | Command write                                                                                                                                                           |  |
| SELF-TEST  |                  |                    |                     | e Function  - Display data and cursor address read Display data and param eter write Command write  nected to GND for normal display lay operates in the SELFTEST mode. |  |
| VL (+5 V)  | <b>Pin 5:</b> +5 | VDC logic          | supply vol          | tage.                                                                                                                                                                   |  |
|            | Pins 1 an        | <b>d 2</b> : +12 \ | /DC supply          | for DC-DC converter and display analog                                                                                                                                  |  |
| VH (+12 V) |                  |                    |                     |                                                                                                                                                                         |  |
|            | circuits.        |                    |                     |                                                                                                                                                                         |  |
| LUMA       | Pin 24: L        | uminance           | control inpu        | ut.                                                                                                                                                                     |  |
| GND        | Pins 3, 4,       | 12, and 2          | <b>3:</b> Signal re | eturn for logic and power supplies.                                                                                                                                     |  |



Figure 3. Generic Bus 8080 Indirect timing diagram

Table 5. Generic Bus 8080 video input timing description

| C b - l | Barramatar                                          | 5.0    | 5.0 Volt       |       |  |
|---------|-----------------------------------------------------|--------|----------------|-------|--|
| Symbol  | Parameter                                           | Min    | Max            | Units |  |
| t1      | CS# setup time                                      | 5      |                | ns    |  |
| t2      | A0 setup time                                       | 5      |                | ns    |  |
| t3      | D[7:0] setup time to WR# rising edge (write cycle)  | Note 2 | -              | ns    |  |
| t4      | RD# falling edge to D[7:0] driven (read cycle)      | 3      | ) <del>=</del> | ns    |  |
| t5      | CS# hold time                                       | 7      |                | ns    |  |
| t6      | A0 hold time                                        | 7      | -              | ns    |  |
| t7      | D[7:0] hold time from WR# rising edge (write cycle) | 5      | . 87           | ns    |  |
| t8      | D[7:0] hold time from CS# rising edge (read cycle)  | 3      | 14             | ns    |  |
| t9      | RD# falling edge to valid Data (read cycle)         |        | Note 3         | ns    |  |
| t10     | RD#, WR# cycle time                                 | Note 4 |                | ns    |  |
| t11     | RD#, WR# pulse active time                          | 5      | -              | Ts    |  |
| t12     | RD#, WR# pulse inactive time                        | Note 5 | 17-05          | ns    |  |
| 112     | RD#, VVR# pulse inactive time                       | Note 5 | 177            |       |  |

- 1. Ts = 53.6 ns (System clock period)
- 2. t3min = 2Ts + 5
- 3. t9max = 4Ts + 20 (for 5.0V)
- 4. t10min = 6Ts (for a read cycle followed by a read or write cycle)
  - = 7Ts + 2 (for a write cycle followed by a write cycle)
  - = 10Ts + 2 (for a write cycle followed by a read cycle)
- 5. t12min = 1Ts (for a read cycle followed by a read or write cycle)
  - = 2Ts + 2 (for a write cycle followed by a write cycle)
  - = 5Ts + 2 (for a write cycle followed by a read cycle)



Figure 4. M6800 Family Bus indirect input timing diagram

Table 6. M6800 Family Bus input timing description

| Cumbal | Davamatan                                            | 5.0    | 5.0 Volt |       |  |
|--------|------------------------------------------------------|--------|----------|-------|--|
| Symbol | Parameter                                            | Min    | Max      | Units |  |
| t1     | CS# setup time                                       | 5      | * U—×    | ns    |  |
| t2     | A0 setup time                                        | 5      | 1—1      | ns    |  |
| t3     | D[7:0] setup time to RD# falling edge (write cycle)  | Note 2 | * :      | ns    |  |
| t4     | RD# rising edge to D[7:0] driven (read cycle)        | 3      |          | ns    |  |
| t5     | CS# hold time                                        | 7      |          | ns    |  |
| t6     | A[15:0] hold time                                    | 7      | _        | ns    |  |
| t7     | D[7:0] hold time from RD# falling edge (write cycle) | 5      |          | ns    |  |
| t8     | D[7:0] hold time from RD# falling edge (read cycle)  | 2      | 55       | ns    |  |
| t9     | RD# rising edge to valid Data                        | 172    | Note 3   | ns    |  |
| t10    | RD# cycle time                                       | Note 4 | 9-8      | ns    |  |
| t11    | RD# pulse active time                                | 5      |          | Ts    |  |
| t12    | RD# pulse inactive time                              | Note 5 |          | ns    |  |

- 1. Ts = 53.6 ns (System clock period)
- 2. t3min = 2Ts + 5
- 3. t9max = 4Ts + 20 (for 5.0V)
- 4. t10min = 6Ts (for a read cycle followed by a read or write cycle)
  - = 7Ts + 2 (for a write cycle followed by a write cycle)
  - = 10Ts + 2 (for a write cycle followed by a read cycle)
- 5. t12min = 1Ts (for a read cycle followed by a read or write cycle)
  - = 2Ts + 2 (for a write cycle followed by a write cycle)
  - = 5Ts + 2 (for a write cycle followed by a read cycle)

### **Dimming**

The dimming control circuitry on the display allows the user to adjust the luminance from 5% to 95% of the maximum brightness.

To control the display luminance, connect a 50 k $\Omega$  variable resistor between the ground and the dimming pin (LUMA). The full resistance of 50 k $\Omega$  will result in 95% of the maximum luminance. Reducing the resistance will reduce the luminance, with the resistance of 0  $\Omega$  yielding roughly 5% of the maximum luminance.

Alternatively, an external voltage or current-mode D/A converter may be used to dim the display by sinking a maximum of 250 A for maximum dimming from LUMA to ground. When left open, the luminance will remain at the maximum level.

### **Table 7. Luminance control**

Maximum (no resistor connected): 100 % (Default)

Maximum (50 k W resistor connected): 95 %

Minimum (0 W resistor connected): 5 % maximum

Open circuit voltage 4 V nominal

Sink current 250 mA max, Vin = 0 V

Luminance values are measured as a percentage of full-on luminance (with the external resistor disconnected.)

#### Self-test mode

The display incorporates a self-test mode composed of three patterns displayed at the maximum rate for 8 seconds each and then repeated. The patterns are as follows: 1×1 checkerboard, full-on, and full-off. The self-test mode is entered by leaving the SELFTEST pin pulled high. For normal operation, the SELFTEST pin must be pulled to a logic low.

### Power-up sequence

No special power-up or video sequencing is required.

### Optical

**Table 8. Optical characteristics** 

| Luminance                |                                                           |                             |                           |                          |  |
|--------------------------|-----------------------------------------------------------|-----------------------------|---------------------------|--------------------------|--|
| Lon (areal), typ         | 65 cd/m <sup>2</sup>                                      |                             | @ 120 Hz                  |                          |  |
| Lon (arear), typ         | 130 cd/                                                   | m²                          | @ 240 Hz                  |                          |  |
| Lon (areal), mi          | 45 cd/m                                                   | n <sup>2</sup>              | @ 120 Hz                  |                          |  |
| n                        | 90 cd/m                                                   | ŋ2                          | @ 240 Hz                  |                          |  |
| Loff (areal), m          | 0.30 cd                                                   | /m²                         | @ 240 Hz                  |                          |  |
| Non-uniformity           |                                                           |                             |                           |                          |  |
| All pixels fully I<br>it | Maximum difference between 25% formula: LNU %=[1- (min_lu |                             |                           | ing the                  |  |
| Luminance var            | iation (te                                                | emperature)                 |                           |                          |  |
| Maximum                  | ±20%                                                      | From 25°C to operating temp | o. extremes; all pixels o | on.                      |  |
| Luminance var            | iation (ti                                                | me)                         |                           |                          |  |
| Maximum                  | < 20%                                                     | 10,000 hours at 25°C ambie  | nt; all pixels on.        |                          |  |
| Viewing angle            |                                                           |                             |                           |                          |  |
| Minimum                  | ><br>160°                                                 |                             |                           |                          |  |
| Contrast ratio           |                                                           |                             |                           |                          |  |
| 500 lux                  | 55:1 @ 120 Hz frame rate                                  |                             |                           | 97:1 @ 240 Hz frame rate |  |
| 5000 lux                 | 7.1:1 @                                                   | 120 Hz frame rate           |                           | 13:1 @ 240 Hz frame rate |  |

#### **Command description**

The EL240.128.45-EC display is driven by the Epson S1D13700 display controller. For details on using this controller, refer to the S1D13700F02 manual titled Hardware Functional Specification.

#### Required register settings and configuration items

- The SYSTEM SET command is used to configure the S1D13700 for the display.
- W/S, bit 3 of the P1 byte of the SYSTEM SET instruction, is set to 0 for a single drive panel.
- MOD, bit 7 of the P1 byte of the SYSTEM SET instruction, is set to 0 to turn off the additional output cycle of the shift clock.
- The recommended SYSTEM.SET parameter values for a frame rate of 240 Hz are (P1 through P8) in hex: 30, 07, 07, 1D, 23, 7F, 1E, 00.
- P5 must not be less than 23 to guarantee that the minimum line period requirement of the display is achieved (32.5 μs).
- The READY flag is high during extra line times, so P6 should be over 7F if the READY flag is used. After the falling edge of the READY flag, there is min. 3.5 s time to end the display memory write cycle.
- See details in the Epson S1D13700F02 Hardware Functional Specification.

#### **Environmental**

#### Table 9. Environmental characteristics

| Temperature                                                                                                                                                                          |                                                             |                                                                                                          |                                                                                   |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|
| Operating                                                                                                                                                                            | -40 °C to +70 °C                                            |                                                                                                          |                                                                                   |  |  |
| Operating surviva                                                                                                                                                                    | -40 °C to +85 °C                                            |                                                                                                          | No continuous operation above + 70 °C .                                           |  |  |
| Non-operating                                                                                                                                                                        | -50 °C to +105 °C                                           |                                                                                                          | After 12 hours at -50 °C, display must b e at -40°C for 1 hour prior to power on. |  |  |
| Humidity                                                                                                                                                                             |                                                             |                                                                                                          |                                                                                   |  |  |
| Operating                                                                                                                                                                            | to 93 % RH max @ 40 °C, per IEC 60068-2-78 (non-condensing) |                                                                                                          |                                                                                   |  |  |
| Non-operating                                                                                                                                                                        | to 95 % RH max @ 25-5                                       | (condensing)                                                                                             |                                                                                   |  |  |
| Altitude                                                                                                                                                                             |                                                             |                                                                                                          |                                                                                   |  |  |
| Operating/non-ope                                                                                                                                                                    | erating                                                     | 0 to 18,000 m per IEC 60068-2-13                                                                         |                                                                                   |  |  |
| Vibration                                                                                                                                                                            |                                                             |                                                                                                          |                                                                                   |  |  |
| Operating/non-ope                                                                                                                                                                    | erating                                                     | 0.02 g2/Hz, 5-500 Hz, 30 minutes on each axis, per IEC 60068-2-64, Random                                |                                                                                   |  |  |
| Mechanical shock                                                                                                                                                                     | k                                                           | I                                                                                                        |                                                                                   |  |  |
| Operating/non-operating                                                                                                                                                              |                                                             | 100 g, 6 ms duration (half-sine wave), three shocks per surface (6 ), tested per IEC 60068-2-27, Test Ea |                                                                                   |  |  |
| Thermal shock                                                                                                                                                                        |                                                             |                                                                                                          |                                                                                   |  |  |
| -40 °C for 30 min., room temperature for ~3 min., then 85 °C for 30 min. The cycle refive times.  Displays are non-operating during the tests performed per IEC 60068-2-14. Test Na. |                                                             |                                                                                                          |                                                                                   |  |  |

# Reliability

The display MTBF is demonstrated to be greater than 100,000 hours at maximum frame rate with a 90% confidence level at  $25^{\circ}$ C.

## Safety and EMI performance

The display will not inhibit the end product from complying with FCC Part 15 Subpart J, Class B, and EN55032:2012 Class B when housed in a suitable enclosure.

The display will not inhibit the end product from complying with CSA C22.2 No. 950, and EN IEC 62368-1:2020.

#### **Mechanical characteristics**

**Table 10. Mechanical characteristics** 

| Display external dimension | s          |                                                 |  |  |  |
|----------------------------|------------|-------------------------------------------------|--|--|--|
| millimeters (inches)       | width      | 128.0 (5.04) nominal ~140.0 mm w/ mounting ears |  |  |  |
|                            | height     | 77.0 (3.03) nominal                             |  |  |  |
| with locking connector     | depth      | 14.8 (0.59) nominal                             |  |  |  |
| Weight                     | 115 g      | (4.1 oz) nominal                                |  |  |  |
| Fill factor                | 71.3%      | 71.3%                                           |  |  |  |
| Display active area        |            |                                                 |  |  |  |
|                            | width      | 107.9 (4.25) nominal                            |  |  |  |
| millimeters (inches)       | height     | 57.5 (2.26) nominal                             |  |  |  |
|                            | diagonal   | 122.3 (4.8) nominal                             |  |  |  |
| Pixel size                 |            |                                                 |  |  |  |
| millimeters (inches)       | width      | 0.38 (0.015)                                    |  |  |  |
| minimeters (inches)        | height     | 0.38 (0.015)                                    |  |  |  |
| Pixel pitch                |            |                                                 |  |  |  |
| or West Alan (and hear)    | horizontal | 0.45 (0.018) nominal                            |  |  |  |
| millimeters (inches)       | vertical   | 0.45 (0.018) nominal                            |  |  |  |

### Component envelope

The component envelope shown in Figure 4 illustrates the distance the components extend behind the display. Tall components do not necessarily fill this area. Beneq reserves the right to relocate components within the constraints of the component envelope without prior customer notification. For this reason, Beneq advises users to design enclosure components to be outside the component envelope.

An air gap of at least 5 mm is recommended to dissipate heat from display components. Device designers will need to consider their specific system requirements to determine the necessary spacing.



Dimensions are in millimeters. Tolerances unless specified:

128.0±0.6

2X 133.80 139.60 FRONT VIEW SIDE VIEW

 $\pm 0.50$ .x

 $\pm 0.25$ .XX

Figure 5. Display dimensions

### **Description of warranty**

2.9

2X Ø3.50±0.10

Seller warrants that the Goods will conform to published specifications and be free from defects in material during warranty time from delivery. To the extent that goods incorporate third party-owned software, seller shall pass on seller's licensor's warranty to buyer subject to the terms and conditions of seller's license.

Warranty repairs shall be warranted for the remainder of the original warranty period. Buyer shall report defect claims in writing to seller immediately upon discovery, and in any event, within the warranty period. Buyer must return goods to seller within 30 days of seller's receipt of a warranty claim notice and only after receiving seller's return goods authorization. Seller shall, at its sole option, repair or replace the goods.

If goods were repaired, altered, or modified by persons other than seller, this warranty is void. Conditions resulting from normal wear and tear and buyer's failure to properly store, install, operate, handle, or maintain the goods are not within this warranty. Repair or replacement of goods is seller's sole obligation and buyer's exclusive remedy for all claims of defects. If that remedy is adjudicated insufficient, Seller shall refund buyer's paid price for the goods and have no other liability to buyer.

All warranty repairs must be performed at seller's authorized service center using parts approved by seller. Buyer shall pay costs of sending goods to seller on a warranty claim and seller shall pay costs of returning goods to buyer. The turnaround time on repairs will usually be 30 working days or less. Seller accepts no added liability for additional days for repair or replacement.

If seller offers technical support relating to the goods, such support shall neither modify the warranty nor create an obligation of seller. Buyer is not relying on seller's skill or judgment to select goods for buyer's purposes. Seller's software, if included with goods, is sold as is, and this warranty is inapplicable to such software.

SELLER DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### Ordering information

| Product            | Part number   | Features          |
|--------------------|---------------|-------------------|
| EL240.128.45-EC    | 996-0301-05LF | Standard version  |
| EL240.128.45-EC CC | 996-0301-06LF | Conformal coating |

Design and specifications are subject to change without notice.

Beneq continues to provide optional, and in many cases custom, features to address the specific customer requirements. Consult Beneq Sales for pricing, lead time and minimum quantity requirements.

### Support and service

Beneq Oy is a Finnish company based in Espoo, Finland, with a world-wide sales distribution network. Full application engineering support and service are available to make the integration of Lumineq displays as simple and quick as possible for our customers.

RMA Procedure: For a Returned Material Authorization number, please contact Beneq Oy by email (<a href="mailto:rma.lumineq@beneq.com">rma.lumineq@beneq.com</a>) with the model number(s), serial number(s) and brief description of the problem. When returning goods for repair, please include a brief description of the problem, and mark the outside of the shipping container with the RMA number.

### **RoHS III**

Lumineq displays are RoHS3 (Restrictions of Hazardous Substances in Electronic/Electrical Equipment) compliant and meet the requirements defined under European Union Directive (2015/863), that restrict the use of various hazardous substances in electronic equipment.

This document is compiled and kept up to date as conscientiously as possible. Beneq cannot, however, guarantee that the data are free of errors, accurate or complete and, therefore, assumes no liability for loss or damage of any kind incurred directly or indirectly through the use of this document. The information in this document is subject to change without notice. All texts, pictures, graphics and any other contents of this document and their layout are protected by copyright and other protective laws. The aforementioned contents may not be duplicated, modified or used in other electronic or printed publications without the prior consent of Beneq. Unless otherwise stated, all trademarks are protected under trademark laws, especially the Beneq trademarks, logos, emblems, and nameplates. The patents and trademarks presented in this document are the intellectual property of Beneq Oy. Beneq and Lumineq are registered trademarks of Beneq Oy. ICEBrite is a trademark of Beneq Oy.

Tel. +358 9 7599 530 Fax +358 9 7599 5310 lumineq@beneq.com

### **Documents / Resources**



**LUMINEQ EL240.128.45-EC Small Graphics Display** [pdf] User Manual EL240.128.45-EC Small Graphics Display, EL240.128.45-EC, Small Graphics Display

### References

- : Welcome to the Home of ALD | Beneq | Home of ALD LinkedIn Youtube Twitter Facebook
- Q LUMINEQ The worlds' most transparent and rugged displays LUMNQ\_icons LUMNQ\_icons LUMNQ\_icons LUMNQ\_icons LUMNQ\_icons LUMNQ\_icons LUMNQ\_icons LUMNQ\_icons

Manuals+,