

# **ANALOG DEVICES UG-2110 Low Noise Amplifier with Bypass Switches User Guide**

Home » Analog Devices » ANALOG DEVICES UG-2110 Low Noise Amplifier with Bypass Switches User Guide



User Guide | EVAL-ADL8112 UG-2110

Evaluating the ADL8112 Low Noise Amplifier with Bypass Switches, 10 MHz to 26.5 GHz

#### **Contents**

- 1 FEATURES
- **2 EVALUATION KIT CONTENTS**
- **3 EQUIPMENT NEEDED**
- **4 GENERAL DESCRIPTION**
- **5 OPERATING THE ADL8112-EVALZ**
- **6 EVALUATION BOARD SCHEMATIC AND**
- **ARTWORK**
- **7 ORDERING INFORMATION**
- 8 Documents / Resources
  - 8.1 References
- 9 Related Posts

## **FEATURES**

- 4-layer, Rogers 4350B and Isola 370HR evaluation board
- End launch, 2.92 mm RF connectors

• Through calibration path (depopulated)

#### **EVALUATION KIT CONTENTS**

ADL8112-EVALZ evaluation board

#### **EQUIPMENT NEEDED**

- RF signal generator
- RF spectrum analyzer
- · RF network analyzer
- 8.5 V, 300 mA power supply
- +3.3 V and -3.3 V, 100 mA power supplies

#### **GENERAL DESCRIPTION**

The ADL8112-EVALZ is a 4-layer printed circuit board (PCB) fabricated from 10 mil thick, Rogers 4350B and Isola 370HR, copper clad, forming a nominal thickness of 62 mils. The RFIN and RFOUT ports on the ADL8112-EVALZ are populated with 2.92 mm, female coaxial connectors, and the corresponding RF traces have a 50  $\Omega$  characteristic impedance. The ADL8112-EVALZ is populated with components suitable for use over the entire  $-40^{\circ}$ C to  $+85^{\circ}$ C operating temperature range of the ADL8112. To calibrate board trace losses, two through calibration paths are provided. Install RF connectors in the J5, J6, J11, and J12 positions to use the through calibration paths. Refer to Table 1 and Figure 3 for the through calibration RF path performance.

Access the ADL8112-EVALZ power supply and digital control pins through the surface-mount technology (SMT) test point connectors, VDD\_PA, GND, VDD\_SW, VSS\_SW, VA, and VB. The RF traces on the ADL8112-EVALZ are  $50~\Omega$ , grounded, coplanar waveguides. The package ground leads and the exposed pad connect directly to the ground plane. Multiple vias connect the top and bottom ground planes with particular focus on the area directly beneath the ground paddle to provide adequate electrical conduction and thermal conduction to the ADL8112-EVALZ. Figure 4 shows the ADL8112-EVALZ schematic and configuration used to characterize and qualify the device. For full details on the ADL8112, see the ADL8112 data sheet, which must be consulted in conjunction with this user guide when using the ADL8112-EVALZ.

# **EVALUATION BOARD PHOTOGRAPHS**



Figure 1. ADL8112-EVALZ Primary Side



Figure 2. ADL8112-EVALZ Secondary Side

#### **REVISION HISTORY**

4/2023—Revision 0: Initial Version

## **OPERATING THE ADL8112-EVALZ**

Connect an 8.5 V, 300 mA power supply to the VDD\_PA SMT test point. Connect the power supply ground to the GND test point. Connect a +3.3 V, 100 mA, and a -3.3 V, 100 mA power supply to the VDD\_SW and VSS\_SW test points of the ADL8112-EVALZ

to provide biasing to the VDD2 and VSS2 pins. To enable the two digital control input pins, VA and VB, connect either 0 V or 3.3 V. Refer to the ADL8112 data sheet for the recommended resistor values to achieve different supply currents. The default value of the external resistor, R1, connected on the ADL8112-EVALZ is 332  $\Omega$ , which is the same value used to characterize the ADL8112. The following bias conditions are recommended to achieve the performance specified in the ADL8112 data sheet:

- VDD1 = 8.5 V
- Total supply current (IDQ) = 90 mA
- Bias resistance (RBIAS) = 332  $\Omega$

#### **RECOMMENDED BIAS SEQUENCING**

## **During Power-Up**

To power up the ADL8112-EVALZ, take the following bias sequencing steps:

- 1. Set the VDD2 supply to 3.3 V.
- 2. Set the VSS2 supply to -3.3 V.
- 3. Set the VDD1 supply to 8.5 V.
- 4. Apply the RF input signal.

# **During Power-Down**

To power down the ADL8112-EVALZ, take the following bias sequencing steps:

- 1. Turn off the RF input signal.
- 2. Set the VDD1 supply to 0 V.
- 3. Set the VSS2 supply to 0 V.
- 4. Set the VDD2 supply to 0 V.



Figure 3. Insertion Loss and Return Loss of the J6 to J5 Through Calibration Path

Table 1. Insertion Loss and Return Loss of the J6 to J5 Through Calibration Path

| Frequency<br>(GHz) | Insertion Loss<br>(dB) | Input Return Loss<br>(dB) | Output Return Loss<br>(dB) |
|--------------------|------------------------|---------------------------|----------------------------|
| 0.01               | -0.03                  | -49.26                    | <b>-45.91</b>              |
| 1.01               | -0.26                  | -28.62                    | -27.44                     |
| 3.01               | -0.43                  | -22.85                    | -23.46                     |
| 5.01               | -0.51                  | -26.98                    | -25.54                     |
| 9.01               | -0.65                  | -36.49                    | -35.16                     |
| 11.01              | -0.70                  | -34.57                    | -30.45                     |
| 13.01              | -0.74                  | -32.15                    | -31.11                     |
| 15.01              | -0.78                  | -26.54                    | -25.49                     |
| 17.01              | -0.83                  | -23.18                    | -23.02                     |
| 19.01              | -0.84                  | -38.76                    | -33.37                     |
| 21.01              | -0.91                  | -21.22                    | -21.04                     |
| 23.01              | -0.99                  | -18.97                    | -18.67                     |
| 25.01              | -0.77                  | -23.12                    | -22.13                     |
| 26.5               | -1.02                  | -22.43                    | -22.52                     |

# **EVALUATION BOARD SCHEMATIC AND ARTWORK**



Figure 4. ADL8112-EVALZ Schematic



Figure 5. ADL8112-EVALZ Assembly Drawing (J5, J6, J11, and J12 Are Not Installed)

# **ORDERING INFORMATION**

BILL OF MATERIALS
Table 2. Bill of Materials

| Reference<br>Designator                                                                                                                | Description                                                                                                                                                                                                  | Manufacturer                                                                                 | Part Number                                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| C1<br>VDD_PA, GND, VD<br>D_SW, VSS_SW<br>J1 RFIN, J2 RFOU<br>T, J7 OUT_A, J8 IN<br>_A, J9 OUT_B,<br>J10 IN_B<br>J6, J5, J11, J12<br>R1 | Capacitor, ceramic, 10 pF, 25 V, 5%, C0 G, 0201 Connectors, SMT t est points Connectors, 2.92 m m, jack edge Connectors, 2.92 m m, jack edge (not in stalled) Resistor, $332 \Omega$ , 1%, $1/16 W$ , $0402$ | Murata<br>Keystone Electronics<br>SRI Connector Gage Co.<br>SRI Connector Gage Co.<br>VENKEL | GRM0335C1E100JA01D<br>5016<br>25-146-1000-92<br>25-146-1000-92<br>CR0402-16W-3320FT |



# ESD Caution

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### **Legal Terms and Conditions**

By using the evaluation board discussed herein (together with any tools, components documentation or support materials, the "Evaluation Board"), you are agreeing to be bound by the terms and conditions set forth below ("Agreement") unless you have purchased the Evaluation Board, in which case the Analog Devices Standard Terms and Conditions of Sale shall govern. Do not use the Evaluation Board until you have read and agreed to the Agreement. Your use of the Evaluation Board shall signify your acceptance of the Agreement. This Agreement is made by and between you ("Customer") and Analog Devices, Inc. ("ADI"), with its principal place of business at Subject to the terms and conditions of the Agreement, ADI hereby grants to Customer a free, limited, personal, temporary, non-exclusive, non-sublicensable, non-transferable license to use the Evaluation Board FOR EVALUATION PURPOSES ONLY. Customer understands and agrees that the Evaluation Board is provided for the sole and exclusive purpose referenced above, and agrees not to use the Evaluation Board for any other purpose. Furthermore, the license granted is expressly made subject to the following additional limitations: Customer shall not (i) rent, lease, display, sell, transfer, assign, sublicense, or distribute the Evaluation Board; and (ii) permit any Third Party to access the Evaluation Board. As used herein, the term "Third Party" includes any entity other than ADI, Customer, their employees, affiliates and in-house consultants. The Evaluation Board is NOT sold to Customer; all rights not expressly granted herein, including ownership of the Evaluation Board, are reserved by ADI. CONFIDENTIALITY. This Agreement and the Evaluation Board shall all be considered the confidential and proprietary information of ADI. Customer may not disclose or transfer any portion of the Evaluation Board to any other party for any reason. Upon discontinuation of use of the Evaluation Board or termination of this Agreement, Customer agrees to promptly return the Evaluation Board to ADI. ADDITIONAL RESTRICTIONS. Customer may not disassemble, decompile or reverse engineer chips on the Evaluation Board. Customer shall inform ADI of any occurred damages or any modifications or alterations it makes to the Evaluation Board, including but not limited to soldering or any other activity that affects the material content of the Evaluation Board. Modifications to the Evaluation Board must comply with applicable law, including but not limited to the RoHS Directive. TERMINATION. ADI may terminate this Agreement at any time upon giving written notice to Customer. Customer agrees to return to ADI the Evaluation Board at that time. LIMITATION OF LIABILITY. THE EVALUATION BOARD PROVIDED HEREUNDER IS PROVIDED "AS IS" AND ADI MAKES NO WARRANTIES OR REPRESENTATIONS OF ANY KIND WITH RESPECT TO IT. ADI SPECIFICALLY DISCLAIMS ANY REPRESENTATIONS. ENDORSEMENTS, GUARANTEES, OR WARRANTIES, EXPRESS OR IMPLIED, RELATED TO THE EVALUATION BOARD INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, TITLE, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS. IN NO EVENT WILL ADI AND ITS LICENSORS BE LIABLE FOR ANY INCIDENTAL, SPECIAL, INDIRECT, OR CONSEQUENTIAL DAMAGES RESULTING FROM CUSTOMER'S POSSESSION OR USE OF THE EVALUATION BOARD, INCLUDING BUT NOT LIMITED TO LOST PROFITS, DELAY COSTS, LABOR COSTS OR LOSS OF GOODWILL. ADI'S TOTAL LIABILITY FROM ANY AND ALL CAUSES SHALL BE LIMITED TO THE AMOUNT OF ONE HUNDRED US DOLLARS (\$100.00). EXPORT. Customer agrees that it will not

directly or indirectly export the Evaluation Board to another country, and that it will comply with all applicable United States federal laws and regulations relating to exports. GOVERNING LAW. This Agreement shall be governed by and construed in accordance with the substantive laws of the Commonwealth of Massachusetts (excluding conflict of law rules). Any legal action regarding this Agreement will be heard in the state or federal courts having jurisdiction in Suffolk County, Massachusetts, and Customer hereby submits to the personal jurisdiction and venue of such courts. The United Nations Convention on Contracts for the International Sale of Goods shall not apply to this Agreement and is expressly disclaimed.



©2023 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

One Analog Way, Wilmington, MA 01887-2356, U.S.A.

Rev. 0

#### **Documents / Resources**



ANALOG DEVICES UG-2110 Low Noise Amplifier with Bypass Switches [pdf] User Guide EVAL-ADL8112, UG-2110, UG-2110 Low Noise Amplifier with Bypass Switches, Low Noise Amplifier with Bypass Switches, Noise Amplifier with Bypass Switches, Amplifier with Bypass Switches, Switches

#### References

- Mixed-signal and digital signal processing ICs | Analog Devices
- Mixed-signal and digital signal processing ICs | Analog Devices
- ▶ ADL8112 Datasheet and Product Info | Analog Devices
- User Manual

Manuals+, Privacy Policy